



Sample &







TPS65023-Q1

SLVS927E - MARCH 2009 - REVISED MARCH 2016

# TPS65023-Q1 Power Management IC For Li-Ion Powered Systems

# 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C
     Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C4A (RHA Package) or C5 (RSB Package)
- 1.5 A, 90% Efficient Step-Down Converter for Processor Core (VDCDC1)
- 1.2 A, Up to 95% Efficient Step-Down Converter for System Voltage (VDCDC2)
- 1 A, 92% Efficient Step-Down Converter for Memory Voltage (VDCDC3)
- 30 mA LDO/Switch for Real Time Clock (VRTC)
- 2 × 200 mA General-Purpose Low Dropout (LDO)
- Dynamic Voltage Management for Processor Core
- Preselectable LDO Voltage Using Two Digital
   Input Pins
- Externally Adjustable Reset Delay Time
- Battery Backup Functionality
- Separate Enable Pins for Inductive Converters
- I<sup>2</sup>C-Compatible Serial Interface
- 85-µA Quiescent Current
- Low-Ripple Pulse-Frequency Modulation (PFM) Mode
- Thermal Shutdown Protection

# 2 Applications

Automotive Clusters

Tools &

Software

- Automotive Infotainment Systems
- Digital Radios
- Supply DaVinci<sup>™</sup> Digital Signal Processor (DSP) Family Solutions

# **3 Description**

The TPS65023-Q1 device is an integrated powermanagement integrated circuit (IC) for applications powered by one Li-Ion or Li-Polymer cell, which require multiple power rails. The TPS65023-Q1 device provides three highly efficient, step-down converters targeted at providing the core voltage, peripheral, input and output (I/O), and memory rails in a processor-based system. The core converter allows for on-the-fly voltage changes through a serial interface, allowing the system to implement dynamic power savings. All three step-down converters enter a low-power mode at light load for maximum efficiency across the widest possible range of load currents.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TDS65022 04 | VQFN (40) | 6.00 mm × 6.00 mm |
| TPS65023-Q1 | WQFN (40) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Simplified Schematic**



2

# **Table of Contents**

| 1 | Feat | ures 1                             |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History2                     |
| 5 | Des  | cription (continued)               |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications5                       |
|   | 7.1  | Absolute Maximum Ratings 5         |
|   | 7.2  | ESD Ratings5                       |
|   | 7.3  | Recommended Operating Conditions 6 |
|   | 7.4  | Thermal Information 6              |
|   | 7.5  | Electrical Characteristics7        |
|   | 7.6  | Timing Requirements 10             |
|   | 7.7  | Typical Characteristics 11         |
| 8 | Deta | ailed Description 16               |
|   | 8.1  | Overview                           |
|   | 8.2  | Functional Block Diagram 16        |
|   | 8.3  | Feature Description 17             |
|   |      |                                    |

|    | 8.4   | Device Functional Modes           | 18 |
|----|-------|-----------------------------------|----|
|    | 8.5   | Programming                       | 22 |
|    | 8.6   | Register Maps                     | 24 |
| 9  | Appl  | ication and Implementation        | 31 |
|    | 9.1   | Application Information           | 31 |
|    | 9.2   | Typical Application               | 33 |
| 10 |       | er Supply Recommendations         |    |
| 11 | Layo  | out                               | 38 |
|    | 11.1  | Layout Guidelines                 | 38 |
|    | 11.2  | Layout Example                    | 38 |
| 12 | Devi  | ice and Documentation Support     | 39 |
|    | 12.1  | Device Support                    | 39 |
|    | 12.2  | Documentation Support             | 39 |
|    | 12.3  | Community Resources               | 39 |
|    | 12.4  | Trademarks                        | 39 |
|    | 12.5  | Electrostatic Discharge Caution   | 39 |
|    | 12.6  | Glossary                          | 39 |
| 13 | Mec   | hanical, Packaging, and Orderable |    |
|    | Infor | mation                            | 39 |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (September 2011) to Revision E

| • | Added Device Information table, Table of Contents, Revision History section, Pin Configuration and Functions     |
|---|------------------------------------------------------------------------------------------------------------------|
|   | section, Specifications section, ESD Ratings table, Detailed Description section, Application and Implementation |
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and     |
|   | Mechanical, Packaging, and Orderable Information section 1                                                       |

www.ti.com

Page



#### **5** Description (continued)

The TPS65023-Q1 device also integrates two general-purpose 200-mA LDO voltage regulators, which are enabled with an external input pin. Each LDO operates with an input voltage range between 1.5 V and 6.5 V, allowing them to be supplied from one of the step-down converters or directly from the battery. The default output voltage of the LDOs can be digitally set to four different voltage combinations using the DEFLDO1 and DEFLDO2 pins. The serial interface can be used for dynamic voltage scaling, masking interrupts, or for disabling, enabling, and setting the LDO output voltages. The interface is compatible with the fast- or standard-mode  $I^2C$  specifications, allowing transfers at up to 400 kHz. The TPS65023-Q1 device operates over a free-air temperature of  $-40^{\circ}C$  to  $125^{\circ}C$ .

## 6 Pin Configuration and Functions



TPS65023-Q1 SLVS927E – MARCH 2009–REVISED MARCH 2016

www.ti.com

NSTRUMENTS

Texas

#### **Pin Functions**

| PIN                        |     |     | Pin Functions                                                                                                                                                                                                                                                         |
|----------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            | NO  | I/O | DESCRIPTION                                                                                                                                                                                                                                                           |
|                            | NO. |     |                                                                                                                                                                                                                                                                       |
| SWITCHING REGU             |     |     | Analog ground All analog ground hins are connected internally on the ship                                                                                                                                                                                             |
|                            | 40  |     | Analog ground. All analog ground pins are connected internally on the chip                                                                                                                                                                                            |
| AGND2                      | 17  | -   | Analog ground. All analog ground pins are connected internally on the chip                                                                                                                                                                                            |
| DCDC1_EN                   | 25  |     | VDCDC1 enable pin. A logic high enables the regulator, a logic low disables the regulator                                                                                                                                                                             |
| DCDC2_EN                   | 24  | 1   | VDCDC2 enable pin. A logic high enables the regulator, a logic low disables the regulator                                                                                                                                                                             |
| DCDC3_EN                   | 23  | I   | VDCDC3 enable pin. A logic high enables the regulator, a logic low disables the regulator                                                                                                                                                                             |
| DEFDCDC1                   | 10  | I   | Input for signal indicating default VDCDC1 voltage, 0 = 1.2 V, 1 = 1.6 V. DEFDCDC1 can also be connected to a resistor divider between VDCDC1 and GND, if the output voltage of the DCDC1 converter is set in a range from 0.6 V to VINDCDC1 V.                       |
| DEFDCDC2                   | 32  | I   | Input for signal indicating default VDCDC2 voltage, $0 = 1.8 \text{ V}$ , $1 = 3.3 \text{ V}$ . DEFDCDC2 can also be connected to a resistor divider between VDCDC2 and GND, if the output voltage of the DCDC2 converter is set in a range from 0.6 V to VINDCDC2 V. |
| DEFDCDC3                   | 1   | I   | Input for signal indicating default VDCDC3 voltage, $0 = 1.8$ V, $1 = 3.3$ V. DEFDCDC3 can also be connected to a resistor divider between VDCDC3 and GND, if the output voltage of the DCDC3 converter is set in a range from 0.6 V to VINDCDC3 V.                   |
| L1                         | 7   | —   | Switch pin of VDCDC1 converter. The VDCDC1 inductor is connected here.                                                                                                                                                                                                |
| L2                         | 35  | _   | Switch pin of VDCDC2 converter. The VDCDC2 inductor is connected here                                                                                                                                                                                                 |
| L3                         | 4   | _   | Switch pin of VDCDC3 converter. The VDCDC3 inductor is connected here                                                                                                                                                                                                 |
| PGND1                      | 8   | _   | Power ground for VDCDC1 converter                                                                                                                                                                                                                                     |
| PGND2                      | 34  | _   | Power ground for VDCDC2 converter                                                                                                                                                                                                                                     |
| PGND3                      | 3   | _   | Power ground for VDCDC3 converter                                                                                                                                                                                                                                     |
| VCC                        | 37  | I   | Power supply for digital and analog circuitry of VDCDC1, VDCDC2, and VDCDC3 DC-DC converters. VCC must be connected to the same voltage supply as VINDCDC3, VINDCDC1, and VINDCDC2. VCC also supplies serial interface block.                                         |
| VDCDC1                     | 9   | I   | VDCDC1 feedback voltage sense input. Connect directly to VDCDC1                                                                                                                                                                                                       |
| VDCDC2                     | 33  | I   | VDCDC2 feedback voltage sense input. Connect directly to VDCDC2                                                                                                                                                                                                       |
| VDCDC3                     | 2   | I   | VDCDC3 feedback voltage sense input. Connect directly to VDCDC3                                                                                                                                                                                                       |
| VINDCDC1                   | 6   | I   | Input for VDCDC1 step-down converter. VINDCDC1 must be connected to the same voltage supply as VINDCDC2, VINDCDC3, and VCC                                                                                                                                            |
| VINDCDC2                   | 36  | I   | Input for VDCDC2 step-down converter. VINDCDC2 must be connected to the same voltage supply as VINDCDC1, VINDCDC3, and VCC                                                                                                                                            |
| VINDCDC3                   | 5   | I   | Input for VDCDC3 step-down converter. VINDCDC3 must be connected to the same voltage supply as VINDCDC1, VINDCDC2, and VCC                                                                                                                                            |
| PowerPad™                  | —   | _   | Connect the power pad to analog ground                                                                                                                                                                                                                                |
| LDO REGULATOR              | 2   |     |                                                                                                                                                                                                                                                                       |
| DEFLD01                    | 12  | I   | Digital input. DEFLD01 sets the default output voltage of LDO1 and LDO2                                                                                                                                                                                               |
| DEFLD02                    | 13  | I   | Digital input. DEFLD02 sets the default output voltage of LDO1 and LDO2                                                                                                                                                                                               |
| LDO_EN                     | 22  | I   | Enable input for LDO1 and LDO2. A logic high enables the LDOs, a logic low disables the LDOs                                                                                                                                                                          |
| VBACKUP                    | 15  | I   | Connect the backup battery to this input pin                                                                                                                                                                                                                          |
| VINLDO                     | 19  | I   | Input for LDO1 and LDO2                                                                                                                                                                                                                                               |
| VLDO1                      | 20  | 0   | Output of LDO1                                                                                                                                                                                                                                                        |
| VLDO2                      | 18  | 0   | Output of LDO2                                                                                                                                                                                                                                                        |
| VRTC                       | 16  | 0   | Output of the LDO/switch for the real time clock                                                                                                                                                                                                                      |
| VSYSIN                     | 14  | I   | Input of system voltage for VRTC switch                                                                                                                                                                                                                               |
| CONTROL AND I <sup>2</sup> | C   |     |                                                                                                                                                                                                                                                                       |
| HOT_RESET                  | 11  | I   | Push-button input that reboots or wakes up the processor through RESPWRON output pin                                                                                                                                                                                  |
| INT                        | 28  | 0   | Open drain output                                                                                                                                                                                                                                                     |
| LOW_BAT                    | 21  | 0   | Open-drain output of LOW_BAT comparator                                                                                                                                                                                                                               |
| LOWBAT_SNS                 | 39  | I   | Input for the comparator driving the LOW_BAT output                                                                                                                                                                                                                   |
| PWRFAIL                    | 31  | 0   | Open-drain output. Active low when PWRFAIL comparator indicates low VBAT condition                                                                                                                                                                                    |



#### **Pin Functions (continued)**

| PIN                                                                                          |     | <b>I</b> /O                    | DESCRIPTION                                                                                       |
|----------------------------------------------------------------------------------------------|-----|--------------------------------|---------------------------------------------------------------------------------------------------|
| NAME                                                                                         | NO. | 1/0                            | DESCRIPTION                                                                                       |
| PWRFAIL_SNS         38         I         Input for the comparator driving the PWRFAIL output |     |                                |                                                                                                   |
| RESPWRON         27         O         Open-drain system reset output                         |     | Open-drain system reset output |                                                                                                   |
| SCLK                                                                                         | 30  | Ι                              | Serial interface clock line                                                                       |
| SDAT                                                                                         | 29  | I/O                            | Serial interface data/address                                                                     |
| TRESPWRON                                                                                    | 26  | Ι                              | Connect the timing capacitor to TRESPWRON to set the reset delay time: 1 nF $\rightarrow$ 100 ms. |

# 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                              |                                                                               | MIN  | MAX  | UNIT |
|------------------------------|-------------------------------------------------------------------------------|------|------|------|
| Input voltage <sup>(2)</sup> | All pins except AGND and PGND                                                 | -0.3 | 7    | V    |
| Current                      | L1, L2, L3, PGND1, PGND2, PGND3, VINDCDC1, VINDCDC2, VINDCDC3                 |      | 2000 | V    |
| Peak current                 | All pins except L1, L2, L3, PGND1, PGND2, PGND3, VINDCDC1, VINDCDC2, VINDCDC3 |      | 1000 | V    |
| Operating free-air tempe     | erature                                                                       | -40  | 125  | °C   |
| Maximum junction temp        | erature, T <sub>J(MAX)</sub>                                                  |      | 150  | °C   |
| Storage temperature, Ts      | tg                                                                            | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Voltages are in respect to AGND.

# 7.2 ESD Ratings

|                                            |                                              |                                                         | VALUE | UNIT |
|--------------------------------------------|----------------------------------------------|---------------------------------------------------------|-------|------|
| TPS6502                                    | 23-Q1 IN RHA PACKAGE                         |                                                         |       |      |
|                                            |                                              | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±750                                                    | V     |      |
|                                            |                                              | Machine model (MM)                                      | ±50   |      |
| TPS6502                                    | 23-Q1 IN RSB PACKAGE                         |                                                         |       |      |
|                                            |                                              | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub>                         | Electrostatic discharge                      | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |
|                                            |                                              | Machine model (MM)                                      | ±100  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

SLVS927E - MARCH 2009-REVISED MARCH 2016

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                         |                                                 |                                                   | MIN | NOM | MAX      | UNIT |
|-------------------------|-------------------------------------------------|---------------------------------------------------|-----|-----|----------|------|
| V <sub>CC</sub>         | Input voltage range step-down converters        | VCC, VINDCDC1, VINDCDC2, VINDCDC3                 | 2.5 |     | 6        | V    |
|                         | Output voltage range for VDCDC1 step-dow        | n converter <sup>(1)</sup>                        | 0.6 |     | $V_{CC}$ |      |
| Vo                      | Output voltage range for VDCDC2 step-dow        | n converter <sup>(1)</sup>                        | 0.6 |     | $V_{CC}$ | V    |
|                         | Output voltage range for VDCDC3 step-dow        | n converter <sup>(1)</sup>                        | 0.6 |     | $V_{CC}$ |      |
| V <sub>INLDO</sub>      | Input voltage range for LDOs                    | VINLDO1, VINLDO2                                  | 1.5 |     | 6.5      | V    |
| Vo                      | Output voltage range for LDOs                   | VLDO1, VLDO2                                      | 1   |     | $V_{CC}$ | V    |
| I <sub>O(DCDC1)</sub>   | Output current L1                               |                                                   |     |     | 1500     | mA   |
|                         | Inductor at L1 <sup>(2)</sup>                   |                                                   | 1.5 | 2.2 |          | μH   |
| C <sub>I(DCDC1)</sub>   | Input capacitor at VINDCDC1 <sup>(2)</sup>      |                                                   | 10  |     |          | μF   |
| C <sub>O(DCDC1)</sub>   | Output capacitor at VDCDC1 <sup>(2)</sup>       |                                                   | 10  | 22  |          | μF   |
| I <sub>O(DCDC2)</sub>   | Output current at L2                            |                                                   |     |     | 1200     | mA   |
|                         | Inductor at L2 <sup>(2)</sup>                   |                                                   | 1.5 | 2.2 |          | μH   |
| C <sub>I(DCDC2)</sub>   | Input capacitor at VINDCDC2 <sup>(2)</sup>      |                                                   | 10  |     |          | μF   |
| C <sub>O(DCDC2)</sub>   | Output capacitor at VDCDC2 <sup>(2)</sup>       |                                                   | 10  | 22  |          | μF   |
| I <sub>O(DCDC3)</sub>   | Output current at L3                            |                                                   |     |     | 1000     | mA   |
|                         | Inductor at L3 <sup>(2)</sup>                   |                                                   | 1.5 | 2.2 |          | μH   |
| C <sub>I(DCDC3)</sub>   | Input capacitor at VINDCDC3 <sup>(2)</sup>      |                                                   | 10  |     |          | μF   |
| C <sub>O(DCDC3)</sub>   | Output capacitor at VDCDC3 <sup>(2)</sup>       |                                                   | 10  | 22  |          | μF   |
| C <sub>I(VCC)</sub>     | Input capacitor at VCC <sup>(2)</sup>           |                                                   | 1   |     |          | μF   |
| C <sub>I(VINLDO)</sub>  | Input capacitor at VINLDO <sup>(2)</sup>        |                                                   | 1   |     |          | μF   |
| C <sub>O(VLDO1-2)</sub> | Output capacitor at VLDO1, VLDO2 <sup>(2)</sup> |                                                   | 2.2 |     |          | μF   |
| I <sub>O(VLDO1-2)</sub> | Output current at VLDO1, VLDO2                  |                                                   |     |     | 200      | mA   |
| C <sub>O(VRTC)</sub>    | Output capacitor at VRTC <sup>(2)</sup>         |                                                   | 4.7 |     |          | μF   |
| T <sub>A</sub>          | Operating ambient temperature                   |                                                   | -40 |     | 125      | °C   |
| TJ                      | Operating junction temperature                  |                                                   | -40 |     | 125      | °C   |
|                         | Resistor from VINDCDC3, VINDCDC2, and           | VINDCDC1 to VCC used for filtering <sup>(3)</sup> |     | 1   | 10       | Ω    |

(1) When using an external resistor divider at DEFDCDC3, DEFDCDC2, DEFDCDC1

(2) See *Detailed Design Procedure* for more information.
(3) Up to 3 mA can flow into VCC when all three converte

(3) Up to 3 mA can flow into VCC when all three converters are running in PWM. This resistor causes the UVLO threshold to be shifted accordingly.

#### 7.4 Thermal Information

|                       | lunction-to-case (top) thermal resistance<br>lunction-to-board thermal resistance<br>lunction-to-top characterization parameter<br>lunction-to-board characterization parameter | TPS65      |            |      |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                                                                                                                                                   | RHA (VQFN) | RSB (WQFN) | UNIT |
|                       |                                                                                                                                                                                 | 40 PINS    | 40 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance                                                                                                                                          | 31.6       | 34.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                                                                                                                                       | 18.2       | 14.7       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                                                                                                                                            | 6.6        | 6.6        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter                                                                                                                                      | 0.2        | 0.2        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter                                                                                                                                    | 6.5        | 6.5        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                                                                                                                                    | 1.7        | 1.3        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



#### 7.5 Electrical Characteristics

 $VINDCDC1 = VINDCDC2 = VINDCDC3 = V_{CC} = V_{INLDO} = 3.6 \text{ V}, V_{BACKUP} = 3 \text{ V}, T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}, \text{ typical values are at } T_A = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                  | PARAMETER                                          | TEST CONDITIONS                                                                                                                                             |                                                                                                                                  | MIN  | TYP  | MAX             | UNI |
|------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|-----|
| CONTR            | OL SIGNALS: SCLK, SDAT (INPUT), DCDC1_EN,          | DCDC2_EN, DCDC3_EN, LDO_EN, DEFLDO1,                                                                                                                        | DEFLDO2                                                                                                                          |      |      |                 |     |
| V <sub>IH</sub>  | High-level input voltage                           | Resistor pullup at SCLK and SDAT = 4.7 k                                                                                                                    | $\Omega$ , pulled to VRTC                                                                                                        | 1.3  |      | $V_{CC}$        | V   |
| V <sub>IH</sub>  | High-level input voltage, SDAT                     | Resistor pullup at SCLK and SDAT = 4.7 k                                                                                                                    | $\Omega$ , pulled to VRTC                                                                                                        | 1.45 |      | $V_{\text{CC}}$ | V   |
| / <sub>IL</sub>  | Low-level input voltage                            | Resistor pullup at SCLK and SDAT = 4.7 k                                                                                                                    | $\Omega$ , pulled to VRTC                                                                                                        | 0    |      | 0.4             | V   |
| н                | Input bias current                                 |                                                                                                                                                             |                                                                                                                                  |      | 0.01 | 0.1             | μA  |
| CONTR            | OL SIGNALS: HOT_RESET                              |                                                                                                                                                             |                                                                                                                                  |      |      |                 |     |
| V <sub>IH</sub>  | High-level input voltage                           |                                                                                                                                                             |                                                                                                                                  | 1.3  |      | $V_{CC}$        | V   |
| VIL              | Low-level input voltage                            |                                                                                                                                                             |                                                                                                                                  | 0    |      | 0.4             | V   |
| IB               | Input bias current                                 |                                                                                                                                                             |                                                                                                                                  |      | 0.01 | 0.1             | μA  |
| glitch           | Deglitch time at HOT_RESET                         |                                                                                                                                                             |                                                                                                                                  | 25   | 30   | 35              | m   |
| CONTR            | OL SIGNALS: LOWBAT, PWRFAIL, RESPWRON,             | INT, SDAT (OUTPUT)                                                                                                                                          |                                                                                                                                  |      |      |                 |     |
| √ <sub>ОН</sub>  | High-level output voltage                          |                                                                                                                                                             |                                                                                                                                  |      |      | 6               | V   |
| / <sub>OL</sub>  | Low-level output voltage                           | I <sub>IL</sub> = 5 mA                                                                                                                                      |                                                                                                                                  | 0    |      | 0.3             | V   |
|                  | Duration of low pulse at RESPWRON                  | External capacitor 1 nF                                                                                                                                     |                                                                                                                                  |      | 100  |                 | m   |
|                  | Reset power-on threshold                           | VRTC falling                                                                                                                                                |                                                                                                                                  | -3%  | 2.4  | 3%              | v   |
|                  | Reset power-on threshold                           | VRTC rising                                                                                                                                                 |                                                                                                                                  | -3%  | 2.52 | 3%              | v   |
| SUPPL            | Y PINS: VCC, VINDCDC1, VINDCDC2, VINDCDC3          |                                                                                                                                                             |                                                                                                                                  |      |      |                 |     |
|                  |                                                    | All three DC-DC converters enabled, zero load, no switching, and LDOs enabled                                                                               | $\label{eq:VCC} \begin{array}{l} V_{CC} = 3.6 \ V, \\ V_{BACKUP} = 3 \ V, \\ V_{SYSIN} = 0 \ V \end{array}$                      |      | 85   | 100             |     |
| l <sub>(q)</sub> | Operating quiescent current REM                    | All three DC-DC converters enabled, zero load, no switching, and LDOs off                                                                                   | $\begin{array}{l} V_{CC} = 3.6 \ V, \\ V_{BACKUP} = 3 \ V, \\ V_{SYSIN} = 0 \ V \end{array}$                                     |      | 78   | 90              | μ   |
|                  | Operating quiescent current, PFM                   | DCDC1 and DCDC2 converters enabled, zero load, no switching, and LDOs off                                                                                   | $\begin{array}{l} V_{CC} = 3.6 \ V, \\ V_{BACKUP} = 3 \ V, \\ V_{SYSIN} = 0 \ V \end{array}$                                     |      | 57   | 70              | μ   |
|                  |                                                    | DCDC1 converter enabled, zero load, no switching, and LDOs off                                                                                              | $V_{CC} = 3.6 \text{ V},$<br>$V_{BACKUP} = 3 \text{ V},$<br>$V_{SYSIN} = 0 \text{ V}$                                            |      | 43   | 55              |     |
|                  |                                                    | All three DC-DC converters enabled and running in PWM, LDOs off                                                                                             | $V_{CC} = 3.6 \text{ V},$<br>$V_{BACKUP} = 3 \text{ V},$<br>$V_{SYSIN} = 0 \text{ V}$                                            |      | 2    | 3               |     |
| I,               | Current into VCC, PWM                              | DCDC1 and DCDC2 converters enabled and running in PWM, LDOs off                                                                                             | $\label{eq:VCC} \begin{array}{l} V_{\text{CC}} = 3.6 \ V, \\ V_{\text{BACKUP}} = 3 \ V, \\ V_{\text{SYSIN}} = 0 \ V \end{array}$ |      | 1.5  | 2.5             | m   |
|                  |                                                    | DCDC1 converter enabled and running in PWM, LDOs off                                                                                                        | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 3.6 \ V, \\ V_{BACKUP} = 3 \ V, \\ V_{SYSIN} = 0 \ V \end{array}$                     |      | 0.85 | 2               |     |
|                  |                                                    |                                                                                                                                                             | $\begin{array}{l} V_{CC} = 3.6 \ V, \\ V_{BACKUP} = 3 \ V, \\ V_{SYSIN} = 0 \ V \end{array}$                                     |      | 23   | 33              |     |
| ( <sub>q)</sub>  | Quiescent current                                  | All converters disabled, LDOs off                                                                                                                           | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 2.6 \ V, \\ V_{BACKUP} = 3 \ V, \\ V_{SYSIN} = 0 \ V \end{array}$                     |      | 3.5  | 5               | μı  |
|                  |                                                    |                                                                                                                                                             | $ \begin{array}{l} V_{CC} = 3.6 \ V, \\ V_{BACKUP} = 0 \ V, \\ V_{SYSIN} = 0 \ V \end{array} $                                   |      |      | 43              |     |
| SUPPL            | Y PINS: VBACKUP, VSYSIN, VRTC                      |                                                                                                                                                             |                                                                                                                                  |      |      |                 |     |
| (q)              | Operating quiescent current                        | $\label{eq:VBACKUP} \begin{array}{l} V_{BACKUP} = 3 \ V, \ V_{SYSIN} = 0 \ V, \ V_{CC} = 2.6 \ V, \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$ |                                                                                                                                  |      | 20   | 33              | μ   |
| (SD)             | Operating quiescent current                        | $V_{BACKUP} < V_VBACKUP$ , current into VBAC                                                                                                                | KUP                                                                                                                              |      | 2    | 3               | μA  |
|                  | VRTC LDO output voltage                            | $V_{SYSIN} = V_{BACKUP} = 0 V, I_O = 0 mA$                                                                                                                  |                                                                                                                                  |      | 3    |                 | V   |
| C                | Output current for VRTC                            | $V_{\text{SYSIN}}$ < 2.57 V and $V_{\text{BACKUP}}$ < 2.57 V                                                                                                |                                                                                                                                  |      |      | 30              | m   |
|                  | VRTC short-circuit current limit                   | $V_{RTC} = GND, V_{SYSIN} = V_{BACKUP} = 0 V$                                                                                                               |                                                                                                                                  |      |      | 100             | m   |
|                  | Maximum output current at VRTC for<br>RESPWRON = 1 | $V_{RTC}$ > 2.6 V, $V_{CC}$ = 3 V, $V_{SYSIN}$ = $V_{BACKUP}$                                                                                               | = 0 V                                                                                                                            | 30   |      |                 | m   |
| /o               | Output voltage accuracy for VRTC                   | $V_{SYSIN} = V_{BACKUP} = 0 V, I_0 = 0 mA$                                                                                                                  |                                                                                                                                  | -1%  |      | 1%              |     |

Copyright © 2009–2016, Texas Instruments Incorporated

# **Electrical Characteristics (continued)**

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC} = V_{INLDO} = 3.6 \text{ V}$ ,  $V_{BACKUP} = 3 \text{ V}$ ,  $T_A = -40^{\circ}\text{C}$  to 125°C, typical values are at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|              | PARAMETER                                                     | 2                                     | TEST CONDITIONS                                                                  | MIN         | TYP  | MAX        | UNI  |
|--------------|---------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------|-------------|------|------------|------|
|              | Line regulation for VRT                                       | 0                                     | $V_{CC} = V_{RTC} + 0.5 V$ to 6.5 V, $I_0 = 5 mA$                                | -1%         |      | 1%         |      |
|              | Load regulation VRTC                                          |                                       | $I_0 = 1 \text{ mA to } 30 \text{ mA}, V_{SYSIN} = V_{BACKUP} = 0 \text{ V}$     | -3%         |      | 1%         |      |
|              | Regulation time for VRT                                       | C                                     | Load change from 10% to 90%                                                      |             | 10   |            | μs   |
| lkg          | Input leakage current at                                      | VSYSIN                                | V <sub>SYSIN</sub> < V_VSYSIN                                                    |             |      | 2          | μA   |
| 5            | r <sub>DS(on)</sub> of VSYSIN switch                          | 1                                     |                                                                                  |             |      | 12.5       | Ω    |
|              | r <sub>DS(on)</sub> of VBACKUP swi                            |                                       |                                                                                  |             |      | 12.5       | Ω    |
|              | Input voltage range at V                                      |                                       |                                                                                  | 2.73        |      | 3.75       | V    |
|              | Input voltage range at V                                      |                                       |                                                                                  | 2.73        |      | 3.75       | V    |
|              | VSYSIN threshold                                              |                                       | VSYSIN falling                                                                   | -3%         | 2.55 | 3%         | V    |
|              | VSYSIN threshold                                              |                                       | VSYSIN rising                                                                    | -3%         | 2.65 | 3%         | V    |
|              | VBACKUP threshold                                             |                                       | VBACKUP falling                                                                  | -3%         | 2.55 | 3%         | V    |
|              | VBACKUP threshold                                             |                                       | VBACKUP falling                                                                  | -3%         | 2.65 | 3%         | V    |
|              | PIN: VINLDO                                                   |                                       |                                                                                  | 0,0         | 2.00 | 0,0        |      |
| (q)          | Operating quiescent cur                                       | rent                                  | Current per LDO into VINLDO                                                      |             | 16   | 30         | μA   |
| (9)<br>(SD)  | Shutdown current                                              |                                       | Total current for both LDOs into VINLDO, $V_{INLDO} = 0 V$                       |             | 0.1  | 1          | µA   |
| . ,          | STEP-DOWN CONVERTER                                           |                                       |                                                                                  |             | -    |            | r    |
| 0            | Maximum output curren                                         |                                       |                                                                                  | 1500        |      |            | m/   |
| (SD)         | Shutdown supply currer                                        |                                       | DCDC1_EN = GND                                                                   |             | 0.1  | 1          | μA   |
| ,            | P-channel MOSFET on-                                          |                                       | $V_{CC} = V_{(GS)} = 3.6 V$                                                      |             | 125  | 261        | m    |
| DS(on)<br>kg | P-channel leakage current                                     |                                       | $V_{CC} = 6 V$                                                                   |             | 120  | 201        | μ/   |
| -            | N-channel MOSFET on                                           |                                       | $V_{CC} = 0.0$<br>$V_{CC} = V_{(GS)} = 3.6 \text{ V}$                            |             | 130  | 260        | m!   |
| DS(on)       |                                                               |                                       | V <sub>CC</sub> - V <sub>(GS)</sub> - 5.0 V<br>V <sub>(DS)</sub> = 6 V           |             | 7    | 10         | μ    |
| kg           | N-channel leakage curre                                       | -channel and N-channel)               |                                                                                  | 1.9         | 2.19 | 2.6        | μ/   |
|              | `                                                             |                                       | $2.5 \text{ V} < \text{V}_{\text{I(MAIN)}} < 6 \text{ V}$                        |             |      |            |      |
| S            | Oscillator frequency<br>Fixed output voltage<br>FPWMDCDC1 = 0 |                                       | $V_{CC} = 2.5 V \text{ to } 6 V, 0 \text{ mA} \le I_0 \le 1.5 \text{ A}$         | 1.95<br>–2% | 2.25 | 2.55<br>2% | MF   |
|              | Fixed output voltage<br>FPWMDCDC1 = 1                         | All VDCDC1                            | $V_{CC}$ = 2.5 V to 6 V, 0 mA ≤ $I_0$ ≤ 1.5 A                                    | -1%         |      | 1%         |      |
|              | Adjustable output voltag<br>DEFDCDC1, FPWMDC                  | e with resistor divider at DC1 = 0    | $V_{CC}$ = VDCDC1 + 0.3 V (minimum 2.5 V) to 6 V, 0 mA $\leq$ I_0 $\leq$ 1.2 A   | -2%         |      | 2%         |      |
|              | Adjustable output voltag<br>DEFDCDC1, FPWMDC                  | e with resistor divider at<br>DC1 = 1 | $V_{CC}$ = VDCDC1 + 0.3 V (minimum 2.5 V) to 6 V, 0 mA $\leq$ I_0 $\leq$ 1.2 A   | -1%         |      | 1%         |      |
|              | Line regulation                                               |                                       | $V_{CC}$ = VDCDC1 + 0.3 V (minimum. 2.5 V) to 6 V, $I_{O}$ = 10 mA               |             | 0    |            | %/   |
|              | Load regulation                                               |                                       | I <sub>O</sub> = 10 mA to 1200 mA                                                |             | 0.25 |            | %/   |
|              | Soft-start ramp time                                          |                                       | VDCDC1 ramping from 5% to 95% of target value                                    |             | 750  |            | μ    |
|              | Internal resistance from                                      | L1 to GND                             |                                                                                  |             | 1    |            | M    |
|              | VDCDC1 discharge resi                                         | stance                                | DCDC1 discharge = 1                                                              |             | 300  |            | Ω    |
| /DCDC2       | STEP-DOWN CONVERTER                                           |                                       |                                                                                  |             |      |            |      |
|              | Manufacture and a start and a surger                          |                                       | DEFDCDC2 = GND                                                                   | 1200        |      |            |      |
| 0            | Maximum output curren                                         | t                                     | V <sub>CC</sub> = 3.6 V, 3.3 V − 1% ≤ VDCDC2 ≤ 3.3 V + 1%                        | 1000        |      |            | m    |
| (SD)         | Shutdown supply currer                                        | t in VINDCDC2                         | DCDC2_EN = GND                                                                   |             | 0.1  | 1          | μA   |
| DS(on)       | P-channel MOSFET on-                                          | resistance                            | V <sub>CC</sub> = V <sub>(GS)</sub> = 3.6 V                                      |             | 140  | 300        | m    |
| kg           | P-channel leakage curre                                       | ent                                   | $V_{CC} = 6 V$                                                                   |             |      | 2          | μ/   |
| DS(on)       | N-channel MOSFET on-                                          |                                       | $V_{CC} = V_{(GS)} = 3.6 \text{ V}$                                              |             | 150  | 297        | m    |
| lkg          | N-channel leakage curre                                       |                                       | V <sub>(DS)</sub> = 6 V                                                          |             | 7    | 10         | μ/   |
| lkg<br>LIMF  | -                                                             | -channel and N-channel)               | $V_{(DS)} = 0.0$<br>2.5 V < V <sub>CC</sub> < 6 V                                | 1.7         | 1.94 | 2.2        | μ,   |
|              | Oscillator frequency                                          |                                       |                                                                                  | 1.95        | 2.25 | 2.55       | MH   |
| fs           |                                                               | VDCDC2 = 1.8 V                        | $V_{CC} = 2.5 \text{ V to } 6 \text{ V}, 0 \text{ mA} \le I_O \le 1.2 \text{ A}$ | -2%         | 2.20 | 2.55       | IVIE |
|              | Fixed output voltage                                          |                                       |                                                                                  | -/~/0       |      | Z%         | İ.   |

(1) Based on the requirements for the Intel PXA270 processor.



# **Electrical Characteristics (continued)**

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC} = V_{INLDO} = 3.6 \text{ V}$ ,  $V_{BACKUP} = 3 \text{ V}$ ,  $T_A = -40^{\circ}\text{C}$  to 125°C, typical values are at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                      | PARAMETER                                    |                                    | TEST CONDITIONS                                                                                    | MIN  | TYP  | MAX  | UNIT |
|----------------------|----------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
|                      | Fixed output voltage                         | VDCDC2 = 1.8 V                     | $V_{CC} = 2.5 \text{ V to } 6 \text{ V}, 0 \text{ mA} \le I_0 \le 1.2 \text{ A}$                   | -2%  |      | 2%   |      |
|                      | FPWMDCDC2=1                                  | VDCDC2 = 3.3 V                     | $V_{CC} = 3.7 \text{ V to } 6 \text{ V}, 0 \text{ mA} \le I_0 \le 1.2 \text{ A}$                   | -1%  |      | 1%   |      |
|                      | Adjustable output voltag                     | e with resistor divider at DC2 = 0 | $V_{CC} = VDCDC2 + 0.3 V$ (minimum 2.5 V) to 6 V,<br>0 mA $\leq I_0 \leq 1 A$                      | -2%  |      | 2%   |      |
|                      | Adjustable output voltag<br>DEFDCDC2, FPWMDC | e with resistor divider at DC2 = 1 | $V_{CC}$ = VDCDC2 + 0.3 V (minimum 2.5 V) to 6 V, 0 mA $\leq$ I_0 $\leq$ 1 A                       | -1%  |      | 1%   |      |
|                      | Line regulation                              |                                    | $V_{CC}$ = VDCDC2 + 0.3 V (minimum. 2.5 V) to 6 V, $I_{O}$ = 10 mA                                 |      | 0    |      | %/V  |
|                      | Load regulation                              |                                    | I <sub>O</sub> = 10 mA to 1000 mA                                                                  |      | 0.25 |      | %/A  |
|                      | Soft-start ramp time                         |                                    | VDCDC2 ramping from 5% to 95% of target value                                                      |      | 750  |      | μs   |
|                      | Internal resistance from                     | L2 to GND                          |                                                                                                    |      | 1    |      | MΩ   |
|                      | VDCDC2 discharge res                         | stance                             | DCDC2 discharge = 1                                                                                |      | 300  |      | Ω    |
| VDCDC3 S             | TEP-DOWN CONVERTER                           |                                    |                                                                                                    |      |      |      |      |
|                      |                                              |                                    | DEFDCDC3 = GND                                                                                     | 1000 |      |      | •    |
| lo                   | Maximum output curren                        | t                                  | V <sub>CC</sub> = 3.6 V, 3.3 V − 1% ≤ VDCDC3 ≤ 3.3 V + 1%                                          | 525  |      |      | mA   |
| I <sub>(SD)</sub>    | Shutdown supply currer                       | t in VINDCDC3                      | DCDC3_EN = GND                                                                                     |      | 0.1  | 1    | μA   |
| r <sub>DS(on)</sub>  | P-channel MOSFET on                          | resistance                         | V <sub>CC</sub> = V <sub>(GS)</sub> = 3.6 V                                                        |      | 310  | 698  | mΩ   |
| I <sub>lkg</sub>     | P-channel leakage curre                      | ent                                | $V_{CC} = 6 V$                                                                                     |      | 0.1  | 2    | μA   |
| r <sub>DS(on)</sub>  | N-channel MOSFET on                          | resistance                         | $V_{CC} = V_{(GS)} = 3.6 \text{ V}$                                                                |      | 220  | 503  | mΩ   |
| I <sub>lkg</sub>     | N-channel leakage curre                      | ent                                | $V_{(DS)} = 6 V$                                                                                   |      | 7    | 10   | μA   |
| ing                  | -                                            | -channel and N-channel)            | $2.5 \text{ V} < \text{V}_{CC} < 6 \text{ V}$                                                      | 1.28 | 1.49 | 1.69 | A    |
| f <sub>S</sub>       | Oscillator frequency                         |                                    |                                                                                                    | 1.95 | 2.25 | 2.55 | MHz  |
|                      | Fixed output voltage<br>FPWMDCDC3=0          | VDCDC3 = 1.8 V                     | $V_{CC} = 2.5 \text{ V to } 6 \text{ V}, 0 \text{ mA} \le I_{O} \le 1 \text{ A}$                   | -2%  | 2.20 | 2%   |      |
|                      |                                              | VDCDC3 = 3.3 V                     | $V_{CC} = 3.6 \text{ V to } 6 \text{ V}, 0 \text{ mA} \le I_O \le 1 \text{ A}$                     | -1%  |      | 1%   |      |
|                      | <b></b>                                      | VDCDC3 = 1.8 V                     | $V_{CC} = 2.5 \text{ V to 6 V, 0 mA} \le I_O \le 1 \text{ A}$                                      | -2%  |      | 2%   |      |
|                      | Fixed output voltage<br>FPWMDCDC3=1          | VDCDC3 = 3.3 V                     | $V_{CC} = 3.6 \text{ V to } 6 \text{ V}, 0 \text{ mA} \le I_O \le 1 \text{ A}$                     | -1%  |      | 1%   |      |
|                      | Adjustable output voltag                     | e with resistor divider at         | $V_{CC} = VDCDC3 + 0.5 V$ (minimum 2.5 V) to 6 V,<br>0 mA $\leq I_0 \leq 800$ mA                   | -2%  |      | 2%   |      |
|                      |                                              | e with resistor divider at         | $V_{CC}$ = VDCDC3 + 0.5 V (minimum 2.5 V) to 6 V,<br>0 mA ≤ I <sub>0</sub> ≤ 800 mA                | -1%  |      | 1%   |      |
|                      | Line regulation                              |                                    | $V_{CC}$ = VDCDC3 + 0.3 V (minimum. 2.5 V) to 6 V, I <sub>O</sub> = 10 mA                          |      | 0    |      | %/V  |
|                      | Load regulation                              |                                    | I <sub>O</sub> = 10 mA to 1000 mA                                                                  |      | 0.25 |      | %/A  |
|                      | Soft-start ramp time                         |                                    | VDCDC3 ramping from 5% to 95% of target value                                                      |      | 750  |      | μs   |
|                      | Internal resistance from                     | L3 to GND                          |                                                                                                    |      | 1    |      | MΩ   |
|                      | VDCDC3 discharge res                         | stance                             | DCDC3 discharge = 1                                                                                |      | 300  |      | Ω    |
| VLDO1 AN             |                                              | REGULATORS                         |                                                                                                    |      |      |      |      |
| VI                   | Input voltage range for I                    |                                    |                                                                                                    | 1.5  |      | 6.5  | V    |
| V <sub>O(LD01)</sub> | LDO1 output voltage rai                      |                                    |                                                                                                    | 1    |      | 3.15 | V    |
| V <sub>O(LDO2)</sub> | LDO2 output voltage rai                      |                                    |                                                                                                    | 1    |      | 3.3  | V    |
| I <sub>O</sub>       | Maximum output curren                        | 0                                  | $V_{CC} = 1.8 \text{ V}, V_{O} = 1.3 \text{ V}$<br>$V_{CC} = 1.5 \text{ V}, V_{O} = 1.3 \text{ V}$ | 200  | 120  |      | mA   |
| 1                    | LDO1 and LDO2 short (                        | sircuit ourront limit              |                                                                                                    |      | 120  | 400  | mA   |
| I <sub>(SC)</sub>    | LDOT and LDOZ Short (                        |                                    | $V_{(LDO1)} = GND, V_{(LDO2)} = GND$                                                               |      |      |      | IIIA |
|                      | NAinimum un la na sina a                     |                                    | $I_0 = 50 \text{ mA}, V_{INLDO} = 1.8 \text{ V}$                                                   |      | 05   | 120  |      |
|                      |                                              |                                    | $I_0 = 50 \text{ mA}, V_{\text{INLDO}} = 1.5 \text{ V}$                                            |      | 65   | 150  | mV   |
|                      | <b>0</b>                                     | ( ) 50 :                           | $I_0 = 200 \text{ mA}, V_{INLDO} = 1.8 \text{ V}$                                                  |      |      | 300  |      |
|                      | Output voltage accuracy                      | / tor LDO1, LDO2                   | I <sub>O</sub> = 10 mA                                                                             | -2%  |      | 1%   |      |
|                      | Line regulation for LDO                      |                                    | $V_{INLDO} = VLDO1,2 + 0.5 V$ (minimum 2.5 V) to 6.5 V,<br>$I_O = 10 \text{ mA}$                   | -1%  |      | 1%   |      |
|                      | Load regulation for LDC                      | 01, LDO2                           | $I_{O} = 0 \text{ mA to } 50 \text{ mA}$                                                           | -1%  |      | 1%   |      |
|                      | Regulation time for LDC                      | 01, LDO2                           | Load change from 10% to 90%                                                                        |      | 10   |      | μs   |



# **Electrical Characteristics (continued)**

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC} = V_{INLDO} = 3.6 \text{ V}$ ,  $V_{BACKUP} = 3 \text{ V}$ ,  $T_A = -40^{\circ}\text{C}$  to 125°C, typical values are at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                        | PARAMETER                                         | TEST CONDITIONS                                  | MIN  | TYP   | MAX      | UNIT |
|------------------------|---------------------------------------------------|--------------------------------------------------|------|-------|----------|------|
| ANALOG SI              | GNALS DEFDCDC1, DEFDCDC2, DEFDCDC                 | C3                                               |      |       |          |      |
| V <sub>IH</sub>        | High-level input voltage <sup>(2)</sup>           |                                                  | 1.3  |       | $V_{CC}$ | V    |
| V <sub>IL</sub>        | Low-level input voltage                           |                                                  | 0    |       | 0.1      | V    |
|                        | Input bias current                                |                                                  |      | 0.001 | 0.05     | μA   |
| THERMAL S              | HUTDOWN                                           |                                                  |      |       |          |      |
| T <sub>(SD)</sub>      | Thermal shutdown                                  | Increasing junction temperature                  |      | 160   |          | °C   |
|                        | Thermal shutdown hysteresis                       | Decreasing junction temperature                  |      | 20    |          | °C   |
| INTERNAL U             | JNDERVOLTAGE LOCK OUT                             |                                                  |      |       |          |      |
| UVLO                   | Internal UVLO                                     | VCC falling                                      | -2%  | 2.35  | 2%       | V    |
| V <sub>UVLO_HYST</sub> | Internal UVLO comparator hysteresis               |                                                  |      | 120   |          | mV   |
| VOLTAGE D              | DETECTOR COMPARATORS                              |                                                  |      |       |          |      |
|                        | Comparator threshold<br>(PWRFAIL_SNS, LOWBAT_SNS) | Falling threshold                                | -2%  | 1     | 2%       | V    |
|                        | Hysteresis                                        |                                                  | 40   | 50    | 60       | mV   |
|                        | Propagation delay                                 | 25-mV overdrive                                  |      |       | 10       | μs   |
| POWER GO               | OD                                                |                                                  |      |       |          |      |
| V <sub>PGOODF</sub>    |                                                   | VDCDC1, VDCDC2, VDCDC3, VLDO1, VLDO2, decreasing | -12% | -10%  | -8%      |      |
| V <sub>PGOODR</sub>    |                                                   | VDCDC1, VDCDC2, VDCDC3, VLDO1, VLDO2, increasing | -7%  | -5%   | -3%      |      |

(2) The input voltage can go as high as 6 V. If the input voltage exceeds  $V_{CC}$ , an input current of  $(V_{(PB_{-}N)} - 0.7 V - V_{CC}) / 10 k\Omega$  flows.

#### 7.6 Timing Requirements

|                       |                                                                                             | MIN  | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------------|------|-----|------|
| f <sub>MAX</sub>      | Clock frequency                                                                             |      | 400 | kHz  |
| t <sub>wH(HIGH)</sub> | Clock high time                                                                             | 600  |     | ns   |
| t <sub>wL(LOW)</sub>  | Clock low time                                                                              | 1300 |     | ns   |
| t <sub>r</sub>        | DATA and CLK rise time                                                                      |      | 300 | ns   |
| t <sub>f</sub>        | DATA and CLK fall time                                                                      |      | 300 | ns   |
| t <sub>h(STA)</sub>   | Hold time (repeated) START condition (after this period the first clock pulse is generated) | 600  |     | ns   |
| t <sub>h(DATA)</sub>  | Setup time for repeated START condition                                                     | 600  |     | ns   |
| t <sub>h(DATA)</sub>  | Data input hold time                                                                        | 300  |     | ns   |
| t <sub>su(DATA)</sub> | Data input setup time                                                                       | 300  |     | ns   |
| t <sub>su(STO)</sub>  | STOP condition setup time                                                                   | 600  |     | ns   |
| t <sub>(BUF)</sub>    | Bus free time                                                                               | 1300 |     | ns   |







#### 7.7 Typical Characteristics

Graphs were taken using the evaluation module (EVM), TPS65023EVM-205, with the inductor and output capacitor combinations in Table 1. See *TPS65023EVM*, User's Guide (SLVU193) for more information.

| CONVERTER | INDUCTOR OUTPUT CAPACITOR |                | OUTPUT CAPACITOR VALUE |
|-----------|---------------------------|----------------|------------------------|
| VDCDC1    | VLCF4020-2R2              | C2012X5R0J106M | 2 × 10 μF              |
| VDCDC2    | VLCF4020-2R2              | C2012X5R0J106M | 2 × 10 μF              |
| VDCDC3    | VLF4012AT-2R2M1R5         | C2012X5R0J106M | 2 × 10 μF              |

#### Table 2. Table Of Graphs

|                                   |                                 | FIGURE                                                        |  |
|-----------------------------------|---------------------------------|---------------------------------------------------------------|--|
| Efficiency                        | vs Output current               | Figure 2, Figure 3, Figure 4,<br>Figure 5, Figure 6, Figure 7 |  |
| Output voltage                    | vs Output current at 85°C       | Figure 8, Figure 9                                            |  |
| Line transient response           |                                 | Figure 10, Figure 11, Figure 12                               |  |
| Load transient response           | Figure 13, Figure 14, Figure 15 |                                                               |  |
| VDCDC2 PFM operation              | Figure 16                       |                                                               |  |
| VDCDC2 low ripple PFM operation   |                                 | Figure 17                                                     |  |
| VDCDC2 PWM operation              |                                 | Figure 18                                                     |  |
| Startup VDCDC1, VDCDC2 and VDCDC3 |                                 | Figure 19                                                     |  |
| Startup LDO1 and LDO2             | Figure 20                       |                                                               |  |
| Line transient response           | Figure 21, Figure 22, Figure 23 |                                                               |  |
| Load transient response           |                                 | Figure 24, Figure 25, Figure 26                               |  |



**TPS65023-Q1** 

100



www.ti.com

SLVS927E - MARCH 2009-REVISED MARCH 2016



100





#### TPS65023-Q1

SLVS927E - MARCH 2009-REVISED MARCH 2016









TEXAS INSTRUMENTS

www.ti.com

## 8 Detailed Description

#### 8.1 Overview

The TPS65023-Q1 device has 5 regulator channels, 3 DCDCs, and 2 LDOs. DCDC3 has dynamic voltage scaling feature (DVS) that allows for power reduction to CORE supplies during idle operation or overvoltage during heavy-duty operation. With DVS and 2 more DCDCs plus 2 LDOs, the TPS65023-Q1 is ideal for CORE, Memory, IO, and peripheral power for the entire system of a wide range of suitable applications.

The device incorporates enables for the DCDCs and LDOs, I<sup>2</sup>C for device control, push button, and a reset interface that complete the system and allow the TPS65023-Q1 to be adapted for different kinds of processors or FPGAs.

For noise-sensitive circuits, the DCDCs can be synchronized out of phase from one another, reducing the peak noise at the switching frequency. Each converter can be forced to operate in PWM mode to ensure constant switching frequency across the entire load range. However, for low load efficiency performance the DCDCs automatically enter PSM mode which reduces the switching frequency when the load current is low, saving power at idle operation.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Step-Down Converters, VDCDC1, VDCDC2, and VDCDC3

The TPS65023-Q1 incorporates three synchronous step-down converters operating typically at 2.25 MHz fixedfrequency pulse-width modulation (PWM) at moderate to heavy load currents. At light load currents, the converters automatically enter the power-save mode (PSM), and operate with pulse-frequency modulation (PFM). The VDCDC1 converter is capable of delivering 1.5-A output current, the VDCDC2 converter is capable of delivering 1.2 A, and the VDCDC3 converter is capable of delivering up to 1 A.

The converter output voltages can be programmed through the DEFDCDC1, DEFDCDC2, and DEFDCDC3 pins. The pins can either be connected to GND, VCC, or to a resistor divider between the output voltage and GND. The VDCDC1 converter defaults to 1.2 V or 1.6 V, depending on the DEFDCDC1 configuration pin. If DEFDCDC1 is tied to ground, the default is 1.2 V. If it is tied to VCC, the default is 1.6 V. When the DEFDCDC1 pin is connected to a resistor divider, the output voltage can be set in the range of 0.6 V to  $V_{CC}$ . See *Application and Implementation* for more details. The core voltage can be reprogrammed through the serial interface in the range of 0.8 V to 1.6 V with a programmable slew rate. The converter is forced into PWM operation while any programmed voltage change is underway, whether the voltage is being increased or decreased. The DEFCORE and DEFSLEW registers are used to program the output voltage and slew rate during voltage transitions.

The VDCDC2 converter defaults to 1.8 V or 3.3 V, depending on the DEFDCDC2 configuration pin. If DEFDCDC2 is tied to ground, the default is 1.8 V. If it is tied to VCC, the default is 3.3 V. When the DEFDCDC2 pin is connected to a resistor divider, the output voltage can be set in the range of 0.6 V to  $V_{CC}$ .

The VDCDC3 converter defaults to 1.8 V or 3.3 V, depending on the DEFDCDC3 configuration pin. If DEFDCDC3 is tied to ground, the default is 1.8 V. If it is tied to VCC, the default is 3.3 V. When the DEFDCDC3 pin is connected to a resistor divider, the output voltage can be set in the range of 0.6 V to  $V_{CC}$ .

The step-down converter outputs (when enabled) are monitored by power good (PG) comparators, the outputs of which are available through the serial interface. The outputs of the DC-DC converters can be optionally discharged through on-chip  $300-\Omega$  resistors when the DC-DC converters are disabled.

During PWM operation, the converters use a unique fast-response voltage-mode controller scheme with inputvoltage feed-forward to achieve good line and load regulation, allowing the use of small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the P-channel MOSFET switch is turned on. The inductor current ramps up until the comparator trips and the control logic turns off the switch. The current-limit comparator also turns off the switch if the current limit of the P-channel switch is exceeded. After the adaptive dead time used to prevent shoot-through current, the N-channel MOSFET rectifier is turned on, and the inductor current ramps down. The next cycle is initiated by the clock signal, again turning off the N-channel rectifier and turning on the P-channel switch.

The three DC-DC converters operate synchronized to each other with the VDCDC1 converter as the master. A 180° phase shift between the VDCDC1 switch turnon and the VDCDC2 and a further 90° shift to the VDCDC3 switch turnon decreases the input rms current, and smaller input capacitors can be used. This is optimized for a typical application where the VDCDC1 converter regulates a Li-Ion battery voltage of 3.7 V to 1.2 V, the VDCDC2 converter from 3.7 V to 1.8 V, and the VDCDC3 converter from 3.7 V to 3.3 V. The phase of the three converters can be changed using the CON\_CTRL register.

#### 8.3.2 Soft Start

Each of the three converters has an internal soft-start circuit that limits the inrush current during start-up. The soft start is realized by using a low initial current to charge the internal compensation capacitor. The soft-start time is typically 750 µs if the output voltage ramps from 5% to 95% of the final target value. If the output is already precharged to some voltage when the converter is enabled, then this time is reduced proportionally. There is a short delay of typically 170 µs between the converter being enabled and switching activity actually starting. This allows the converter to bias itself properly, to recognize if the output is precharged, and if so to prevent discharging of the output while the internal soft-start ramp catches up with the output voltage.



#### **Feature Description (continued)**

#### 8.3.3 Active Discharge When Disabled

When the VDCDC1, VDCDC2, and VDCDC3 converters are disabled, due to an UVLO, DCDC\_EN or OVERTEMP condition, it is possible to pull down the outputs actively. This feature is disabled per default and is individually enabled through the CON\_CTRL2 register in the serial interface. When this feature is enabled, the VDCDC1, VDCDC2, and VDCDC3 outputs are discharged by a  $300-\Omega$  (typical) load which is active as long as the converters are disabled.

#### 8.3.4 Power-Good Monitoring

All three step-down converters and both the LDO1 and LDO2 linear regulators have power-good comparators. Each comparator indicates when the relevant output voltage has dropped 10% below its target value with 5% hysteresis. The outputs of these comparators are available in the PGOODZ register through the serial interface. An interrupt is generated when any voltage rail drops below the 10% threshold. The comparators are disabled when the relevant PGOODZ register bits indicate that power is good.

#### 8.3.5 Low-Dropout Voltage Regulators

The low-dropout voltage regulators are designed to operate well with low-value ceramic input and output capacitors. They operate with input voltages down to 1.5 V. The LDOs offer a maximum dropout voltage of 300 mV at rated output current. Each LDO supports a current-limit feature. Both LDOs are enabled by the LDO\_EN pin, and both LDOs can be disabled or programmed through the serial interface using the REG\_CTRL and LDO\_CTRL registers. The LDOs also have reverse-conduction prevention. This allows the possibility to connect external regulators in parallel in systems with a backup battery. The TPS65023-Q1 step-down and LDO voltage regulators automatically power down when the  $V_{CC}$  voltage drops below the UVLO threshold or when the junction temperature rises above 160°C.

#### 8.3.6 Undervoltage Lockout

The undervoltage-lockout circuit for the five regulators on the TPS65023-Q1 prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery. It disables the converters and LDOs. The UVLO circuit monitors the VCC pin, the threshold is set internally to 2.35 V with 5% (120 mV) hysteresis. Note that when any of the DC-DC converters are running, there is an input current at the VCC pin, which is up to 3 mA when all three converters are running in PWM mode. This current must be considered if an external RC filter is used at the VCC pin to remove switching noise from the TPS65023-Q1 internal analog circuitry supply.

#### 8.4 Device Functional Modes

#### 8.4.1 VRTC Output and Operation With or Without Backup Battery

The VRTC pin is an always-on output, intended to supply up to 30 mA to a permanently required rail (that is, for a real-time clock). The TPS65023-Q1 asserts the RESPWRON signal if VRTC drops below 2.4 V. VRTC is selected from a priority scheme based on the VSYSIN and VBACKUP inputs.

When the voltage at the VSYSIN pin exceeds 2.65 V, VRTC connects to the VSYSIN input through a PMOS switch and all other paths to VRTC are disabled. The PMOS switch drops a maximum of 375 mV at 30 mA, which should be considered when using VRTC. VSYSIN can be connected to any voltage source with the appropriate input voltage, including VCC or, if set to 3.3-V output, DCDC2 or DCDC3. When VSYSIN falls below 2.65 V or shorts to ground, the PMOS switch connecting VRTC and VSYSIN opens and VRTC then connects to either VBACKUP or the output of a dedicated 3-V, 30-mA LDO. TI recommends connecting VSYSIN to VCC or ground—VCC if a non-replaceable primary cell is connected to VBACKUP and ground if the VRTC output floats.

If the PMOS switch between VSYSIN and VRTC is open and VBACKUP exceeds 2.65 V, VRTC connects to VBACKUP through a PMOS switch. The PMOS switch drops a maximum of 375 mV at 30 mA, which should be considered if using VRTC. A typical application may connect VBACKUP to a primary Li button cell, but any battery that provides a voltage between 2.65 V and 6 V (that is, a single Li-Ion cell or a single boosted NiMH battery) is acceptable, to supply the VRTC output. *In systems with no backup battery, the VBACKUP pin should be connected to GND.* 

If the switches between VRTC and VSYSIN or VBACKUP are open, the dedicated 3-V, 30-mA LDO, driven from VCC, connects to VRTC. This LDO is disabled if the voltage at the VSYSIN input exceeds 2.65 V.



#### **Device Functional Modes (continued)**

Inside TPS65023-Q1 there is a switch (V<sub>MAX</sub> switch) which selects the higher voltage between V<sub>CC</sub> and V<sub>BACKUP</sub>. This is used as the supply voltage for some basic functions. The functions powered from the output of the V<sub>MAX</sub> switch are:

• INT output

Α.

- RESPWRON output
- HOT\_RESET input
- LOW\_BAT output
- PWRFAIL output
- Enable pins for DC-DC converters, LDO1 and LDO2
- Undervoltage lockout comparator (UVLO)
- · Reference system with low-frequency timing oscillators
- LOW\_BAT and PWRFAIL comparators

The main 2.25-MHz oscillator, and the  $I^2C$  interface are only powered from VCC.



B. RESPWRON thresholds: falling = 2.4 V, rising =  $2.52 \text{ V} \pm 3\%$ 

#### Figure 27. Power Switches Block Diagram

# **Device Functional Modes (continued)**

#### 8.4.2 Power-Save Mode Operation (PSM)

As the load current decreases, the converters enter the power-save mode of operation. During PSM, the converters operate in a burst mode (PFM mode) with a frequency between 750 kHz and 2.25 MHz, nominal, for one burst cycle. However, the frequency between different burst cycles depends on the actual load current and is typically far less than the switching frequency, with a minimum quiescent current to maintain high efficiency.

To optimize the converter efficiency at light load, the average current is monitored, and if in PWM mode the inductor current remains below a certain threshold, then PSM is entered. The typical threshold to enter PSM is calculated as follows:

$$I_{PFMDCDC1 enter} = \frac{VINDCDC1}{24 \Omega}$$
$$I_{PFMDCDC2 enter} = \frac{VINDCDC2}{26 \Omega}$$
$$I_{PFMDCDC3 enter} = \frac{VINDCDC3}{39 \Omega}$$

During PSM, the output voltage is monitored with a comparator, and by maximum skip burst duration. As the output voltage falls below the threshold, set to the nominal  $V_0$ , the P-channel switch turns on, and the converter effectively delivers a constant current defined as follows.

$$I_{PFMDCDC1 leave} = \frac{VINDCDC1}{18 \Omega}$$
$$I_{PFMDCDC2 leave} = \frac{VINDCDC2}{20 \Omega}$$
$$I_{PFMDCDC3 leave} = \frac{VINDCDC3}{29 \Omega}$$

If the load is below the delivered current, then the output voltage rises until the same threshold is crossed in the other direction. All switching activity ceases, reducing the quiescent current to a minimum until the output voltage has again dropped below the threshold. The power-save mode is exited, and the converter returns to PWM mode if either of the following conditions is met:

- the output voltage drops 2% below the nominal V<sub>o</sub> due to increasing load current
- the PFM burst time exceeds  $16 \times 1 / f_S$  (7.11 µs typical).

These control methods reduce the quiescent current to typically 14  $\mu$ A per converter, and the switching activity to a minimum, thus achieving the highest converter efficiency. Setting the comparator thresholds at the nominal output voltage at light load current results in a low output-voltage ripple. The ripple depends on the comparator delay and the size of the output capacitor. Increasing capacitor values makes the output ripple tend to zero. The PSM is disabled through the I<sup>2</sup>C interface to force the individual converters to stay in fixed-frequency PWM mode.

# 8.4.3 Low-Ripple Mode

Setting bit 3 in register CON-CTRL to 1 enables the low-ripple mode for all of the DC-DC converters if operated in PFM mode. For an output current less than approximately 10 mA, the output-voltage ripple in PFM mode is reduced, depending on the actual load current. The lower the actual output current on the converter, the lower the output ripple voltage. For an output current above 10 mA, there is only a minor difference in output-voltage ripple between PFM mode and low-ripple PFM mode. As this feature also increases switching frequency, it is used to keep the switching frequency above the audible range in PFM mode down to a low output current.

(1)

(2)



#### **Device Functional Modes (continued)**

#### 8.4.4 100% Duty-Cycle Low-Dropout Operation

The TPS65023-Q1 converters offer a low input-to-output voltage difference while still maintaining operation with the use of the 100% duty-cycle mode. In this mode, the P-channel switch is constantly turned on. This is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage required to maintain DC regulation depends on the load current and output voltage. Use Equation 3 to calculate the minimum input voltage.

 $V_{IN(min)} = V_{OUT(min)} + I_{OUT(max)} \times (r_{DS(ON)} max + R_L)$ 

where

- I<sub>OUT(max)</sub> = maximum load current (Note: ripple current in the inductor is zero under these conditions)
- r<sub>DS(on)</sub>max = maximum P-channel switch r<sub>DS(on)</sub>
- R<sub>L</sub> = DC resistance of the inductor
- V<sub>OUT(min)</sub> = nominal output voltage minus 2% tolerance limit

(3)

#### 8.4.5 System Reset and Control Signals

The RESPWRON signal can be used as a global reset for the application. It is an open-drain output. The RESPWRON signal is generated according to the power-good comparator of VRTC, and remains low for t<sub>nrespwron</sub> seconds after VRTC has risen above 2.52 V (falling threshold is 2.4 V, <u>5% hysteresis</u>). t<sub>nrespwron</sub> is set by an <u>external capacitor</u> at the TRESPWRON pin. 1 nF gives typically 100 ms. RESPWRON is also triggered by the HOT\_RESET input. This input is internally debounced, with a filter time of typically 30 ms.

The PWRFAIL and LOW\_BAT signals are generated by two voltage detectors using the PWRFAIL\_SNS and LOWBAT\_SNS input signals. Each input signal is compared to a 1-V threshold (falling edge) with 5% (50 mV) hysteresis.

The DCDC1 converter is reset to its default output voltage defined by the DEFDCDC1 input, when HOT\_RESET is asserted. Other I<sup>2</sup>C registers are not affected. Generally, the DCDC1 converter is set to its default voltage with one of these conditions: HOT\_RESET active, VRTC lower than its threshold voltage, undervoltage lockout (UVLO) condition, or RESPWRON active.

#### 8.4.5.1 DEFLDO1 and DEFLDO2

These two pins are used to set the default output voltage of the two 200-mA LDOs. The digital value applied to the pins is latched during power up and determines the initial output voltage according to Table 3. The voltage of both LDOs can be changed during operation with the I<sup>2</sup>C interface as described in the interface description.

|         |         | - J   | -     |
|---------|---------|-------|-------|
| DEFLDO2 | DEFLDO1 | VLDO1 | VLDO2 |
| 0       | 0       | 1.3 V | 3.3 V |
| 0       | 1       | 2.8 V | 3.3 V |
| 1       | 0       | 1.3 V | 1.8 V |
| 1       | 1       | 1.8 V | 3.3 V |

#### Table 3. VLDO1 and VLDO2 Voltage Options

#### 8.4.5.2 Interrupt Management and the INT Pin

The INT pin combines the outputs of the PGOOD comparators from each DC-DC converter and the LDOs. The INT pin is used as a POWER\_OK pin to indicate when all enabled supplies are in regulation. The INT pin remains active (low state) during power up as long as <u>all</u> enabled power rails are below their regulation limit. Once the last enabled power rail is within regulation, the INT pin transitions to a high state.

During operation, if one of the enabled supplies goes out of regulation, INT transitions to a low state, and the corresponding bit in the PGOODZ register goes high. If the supply goes back to its regulation limits, INT transitions back to a high state.

Copyright © 2009–2016, Texas Instruments Incorporated



While INT is in an active low state, reading the PGOODZ register through the I<sup>2</sup>C bus forces INT into a high-Z state. Because this pin requires an external pullup resistor, the INT pin transitions to a logic-high state even though the supply in question is still out of regulation. The corresponding bit in the PGOODZ register still indicates that the power rail is out of regulation.

Interrupts can be masked using the MASK register. The default operation is not to mask any DCDC or LDO interrupts, because these provide the POWER\_OK function.

#### 8.5 Programming

#### 8.5.1 Power-Up Sequencing

The TPS65023-Q1 power-up sequencing is designed to be entirely flexible and customer driven. This is achieved by providing separate enable pins for each switch-mode converter and a common enable signal for the LDOs. The relevant control pins are described in Table 4.

| PIN NAME  | I/O | FUNCTION                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|-----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DEFDCDC3  | I   | Defines the default voltage of the VDCDC3 switching converter. DEFDCDC3 = 0 defaults VDCDC3 to 1.8 V, DEFDCDC3 = VCC defaults VDCDC3 to 3.3 V.                                                                                                                                                                     |  |  |  |  |  |
| DEFDCDC2  | I   | Defines the default voltage of the VDCDC2 switching converter. DEFDCDC2 = 0 defaults VDCDC2 to 1.8 V, DEFDCDC2 = VCC defaults VDCDC2 to 3.3 V.                                                                                                                                                                     |  |  |  |  |  |
| DEFDCDC1  | I   | Defines the default voltage of the VDCDC1 switching converter. DEFDCDC1 = 0 defaults VDCDC1 to 1.2 V, DEFDCDC1 = VCC defaults VDCDC1 to 1.6 V.                                                                                                                                                                     |  |  |  |  |  |
| DCDC3_EN  | I   | Set DCDC3_EN = 0 to disable and DCDC3_EN = 1 to enable the VDCDC3 converter                                                                                                                                                                                                                                        |  |  |  |  |  |
| DCDC2_EN  | I   | Set DCDC2_EN = 0 to disable and DCDC2_EN = 1 to enable the VDCDC2 converter                                                                                                                                                                                                                                        |  |  |  |  |  |
| DCDC1_EN  | I   | Set DCDC1_EN = 0 to disable and DCDC1_EN = 1 to enable the VDCDC1 converter                                                                                                                                                                                                                                        |  |  |  |  |  |
| HOT_RESET | I   | The HOT_RESET pin generates a reset (RESPWRON) for the processor.HOT_RESET does not alter any TPS65023-Q1 settings except the output voltage of VDCDC1. Activating HOT_RESET sets the voltage of VDCDC1 to its default value defined with the DEFDCDC1 pin. HOT_RESET is internally de-bounced by the TPS65023-Q1. |  |  |  |  |  |
| RESPWRON  | 0   | RESPWRON is held low when power is initially applied to the TPS65023-Q1. The VRTC voltage is monitored:<br>RESWPRON is low when VRTC < 2.4 V and remains low for a time defined by the external capacitor at the<br>TRESPWRON pin. RESPWRON can also be forced low by activation of the HOT_RESET pin.             |  |  |  |  |  |
| TRESPWRON | Ι   | Connect a capacitor here to define the RESET time at the RESPWRON pin (1 nF typically gives 100 ms).                                                                                                                                                                                                               |  |  |  |  |  |

Table 4. Control Pins and Status Outputs For DC-DC Converters

#### 8.5.2 Serial Interface

The serial interface is compatible with the standard- and fast-mode  $I^2C$  specifications, allowing transfers at up to 400 kHz. The interface adds flexibility to the power-supply solution, enabling most functions to be programmed to new values, depending on the instantaneous application requirements and charger status to be monitored. Register contents remain intact as long as V<sub>CC</sub> remains above 2 V. The TPS65023-Q1 has a 7-bit address: 1001000; other addresses are available on contact with the factory. Attempting to read data from the register addresses not listed in this section results in FFh being read out.

For normal data transfer, DATA is allowed to change only when CLK is low. Changes when CLK is high are reserved for indicating the start and stop conditions. During data transfer, the data line must remain stable whenever the clock line is high. There is one clock pulse per bit of data. Each data transfer is initiated with a start condition and terminated with a stop condition. When addressed, the TPS65023-Q1 device generates an acknowledge bit after the reception of each byte. The master device (microprocessor) must generate an extra clock pulse that is associated with the acknowledge bit. The TPS65023-Q1 device must pull down the DATA line during the acknowledge clock pulse so that the DATA line is a stable low during the high period of the acknowledge clock pulse. The DATA line is a stable low during the high period of the acknowledge-related clock pulse. Setup and hold times must be taken into account. During read operations, a master must signal the end of data to the slave by not generating an acknowledge bit on the last byte that was clocked out of the slave. In this case, the slave TPS65023-Q1 device must leave the data line high to enable the master to generate the stop condition.



DATA CLK Change of Data Data Line Stable; of Data Allowed Data Valid















#### 8.6 Register Maps

#### 8.6.1 VERSION Register (address: 00h) Read-Only

#### Figure 33. VERSION Register Fields

| 7   | 6       | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|---------|-----|-----|-----|-----|-----|-----|
|     | VERSION |     |     |     |     |     |     |
| R-0 | R-0     | R-1 | R-0 | R-0 | R-0 | R-1 | R-1 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

EXAS

NSTRUMENTS



# 8.6.2 PGOODZ Register (address: 01h) Read-Only

| Figure 34. | PGOODZ Register Fields |  |
|------------|------------------------|--|
|------------|------------------------|--|

| 7        | 6        | 5                | 4                | 3                | 2              | 1              | 0 |
|----------|----------|------------------|------------------|------------------|----------------|----------------|---|
| PWRFAILZ | LOWBATTZ | PGOODZ<br>VDCDC1 | PGOODZ<br>VDCDC2 | PGOODZ<br>VDCDC3 | PGOODZ<br>LDO2 | PGOODZ<br>LDO1 |   |
| R        | R        | R                | R                | R                | R              | R              | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 5. PGOODZ Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                     |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PWRFAILZ      | R    | 0     | Set by signal: PWRFAIL<br>0 = indicates that the PWRFAIL_SNS input voltage is above the 1-V threshold.                                                                                          |
|     |               |      |       | 1 = indicates that the PWRFAIL_SNS input voltage is below the 1-V threshold.                                                                                                                    |
|     |               |      |       | Set by signal: LOWBATT                                                                                                                                                                          |
| 6   | LOWBATTZ      | R    | 0     | 0 = indicates that the LOWBATT_SNS input voltage is above the 1-V threshold.                                                                                                                    |
|     |               |      |       | 1 = indicates that the LOWBATT_SNS input voltage is below the 1-V threshold.                                                                                                                    |
|     |               |      |       | Set by signal: PGOODZ_VDCDC1                                                                                                                                                                    |
| 5   | PGOODZ VDCDC1 | R    | 0     | 0 = indicates that the VDCDC1 converter output voltage is within its nominal range. This bit is zero if the VDCDC1 converter is disabled.                                                       |
|     |               |      |       | 1 = indicates that the VDCDC1 converter output voltage is below its target regulation voltage.                                                                                                  |
|     |               |      |       | Set by signal: PGOODZ_VDCDC2                                                                                                                                                                    |
| 4   | PGOODZ VDCDC2 | R    | 0     | 0 = indicates that the VDCDC2 converter output voltage is within its nominal range. This bit is zero if the VDCDC2 converter is disabled.                                                       |
|     |               |      |       | 1 = indicates that the VDCDC2 converter output voltage is below its target regulation voltage.                                                                                                  |
|     |               |      |       | Set by signal: PGOODZ_VDCDC3                                                                                                                                                                    |
| 3   | PGOODZ VDCDC3 | R    | 0     | 0 = indicates that the VDCDC3 converter output voltage is within its nominal range. This bit is zero if the VDCDC3 converter is disabled and during a DVM-controlled output-voltage transition. |
|     |               |      |       | 1 = indicates that the VDCDC3 converter output voltage is below its target regulation voltage.                                                                                                  |
|     |               |      |       | Set by signal: PGOODZ_LDO2                                                                                                                                                                      |
| 2   | PGOODZ LDO2   | R    | 0     | 0 = indicates that the LDO2 output voltage is within its nominal range. This bit is zero if LDO2 is disabled.                                                                                   |
|     |               |      |       | 1 = indicates that LDO2 output voltage is below its target regulation voltage.                                                                                                                  |
|     |               |      |       | Set by signal: PGOODZ_LDO1                                                                                                                                                                      |
| 1   | PGOODZ LDO1   | R    | 0     | 0 = indicates that the LDO1 output voltage is within its nominal range. This bit is zero if LDO1 is disabled.                                                                                   |
|     |               |      |       | 1 = indicates that the LDO1 output voltage is below its target regulation voltage.                                                                                                              |

TEXAS INSTRUMENTS

www.ti.com

#### 8.6.3 MASK Register (address: 02h)

| 7                | 6                | 5              | 4              | 3              | 2         | 1         | 0   |
|------------------|------------------|----------------|----------------|----------------|-----------|-----------|-----|
| MASK<br>PWRFAILZ | MASK<br>LOWBATTZ | MASK<br>VDCDC1 | MASK<br>VDCDC2 | MASK<br>VDCDC3 | MASK LDO2 | MASK LDO1 |     |
| R/W-1            | R/W-1            | R/W-0          | R/W-0          | R/W-0          | R/W-0     | R/W-0     | R-0 |

#### Figure 35. MASK Register Fields

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

The MASK register can be used to mask particular fault conditions from appearing at the  $\overline{INT}$  pin. MASK<n> = 1 masks PGOODZ<n>.

#### 8.6.4 REG\_CTRL Register (address: 03h)

The REG\_CTRL register is used to disable or enable the power supplies through the serial interface. The contents of the register are logically ANDed with the enable pins to determine the state of the supplies. A UVLO condition resets the REG\_CTRL to 0xFF, so the state of the supplies defaults to the state of the enable pin. The REG\_CTRL bits are automatically reset to default when the corresponding enable pin is low.

Figure 36. REG\_CTRL Register Fields

| 7   | 7 6 |                  | 4                | 3                | 2           | 1           | 0   |
|-----|-----|------------------|------------------|------------------|-------------|-------------|-----|
|     |     | VDCDC1<br>ENABLE | VDCDC2<br>ENABLE | VDCDC3<br>ENABLE | LDO2 ENABLE | LDO1 ENABLE |     |
| R-1 | R-1 | R/W-1            | R/W-1            | R/W-1            | R/W-1       | R/W-1       | R-1 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                     |
|-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |               |      |       | Set by signal: DCDC1_ENZ                                                                                                                                                                                                                                                                                                        |
| 5   | VDCDC1 ENABLE | R/W  | 1     | DCDC1 enable. This bit is logically ANDed with the state of the DCDC1_EN pin to turn on the DCDC1 converter. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the DCDC1_EN pin is pulled to GND, allowing DCDC1 to turn on when DCDC1_EN returns high. |
|     |               |      |       | Set by signal: DCDC2_ENZ                                                                                                                                                                                                                                                                                                        |
| 4   | VDCDC2 ENABLE | R/W  | 1     | DCDC2 enable. This bit is logically ANDed with the state of the DCDC2_EN pin to turn on the DCDC2 converter. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the DCDC2_EN pin is pulled to GND, allowing DCDC2 to turn on when DCDC2_EN returns high. |
|     |               |      |       | Set by signal: DCDC3_ENZ                                                                                                                                                                                                                                                                                                        |
| 3   | VDCDC3 ENABLE | R/W  | 1     | DCDC3 enable. This bit is logically ANDed with the state of the DCDC3_EN pin to turn on the DCDC3 converter. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the DCDC3_EN pin is pulled to GND, allowing DCDC3 to turn on when DCDC3_EN returns high. |
|     |               |      |       | Set by signal: LDO_ENZ                                                                                                                                                                                                                                                                                                          |
| 2   | LDO2 ENABLE   | R/W  | 1     | LDO2 enable. This bit is logically ANDed with the state of the LDO2_EN pin to turn on LDO2. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the LDO_EN pin is pulled to GND, allowing LDO2 to turn on when LDO_EN returns high.                       |
|     |               |      |       | Set by signal: LDO_ENZ                                                                                                                                                                                                                                                                                                          |
| 1   | LDO1 ENABLE   | R/W  | 1     | LDO1 enable. This bit is logically ANDed with the state of the LDO1_EN pin to turn on LDO1. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the LDO_EN pin is pulled to GND, allowing LDO1 to turn on when LDO_EN returns high.                       |

#### 8.6.5 CON\_CTRL Register (address: 04h)

| 7               | 6               | 5               | 4               | 3          | 2          | 1         | 0          |
|-----------------|-----------------|-----------------|-----------------|------------|------------|-----------|------------|
| DCDC2<br>PHASE1 | DCDC2<br>PHASE0 | DCDC3<br>PHASE1 | DCDC3<br>PHASE0 | LOW RIPPLE | FPWM DCDC2 | FPW DCDC1 | FPWM DCDC3 |
| R/W-1           | R/W-0           | R/W-1           | R/W-1           | R/W-0      | R/W-0      | R/W-0     | R/W-0      |

Figure 37. CON\_CTRL Register Fields

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

The CON\_CTRL register is used to force any or all of the converters into forced PWM operation when low output-voltage ripple is vital. It is also used to control the phase shift between the three converters to minimize the input rms current, hence reduce the required input blocking capacitance. The DCDC1 converter is taken as the reference and consequently has a fixed-zero phase shift.

| Bit | Field                   | Туре | Reset | Description                                                                                                                                                                         |
|-----|-------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–6 | DCDC2 PHASE1,<br>PHASE0 | R/W  | 10    | DCDC2 Converter delay is set by these bits.<br>00 = Zero<br>01 = 1/4 cycle<br>10 = 1/2 cycle<br>11 = 3/4 cycle                                                                      |
| 5–4 | DCDC3 PHASE1,<br>PHASE0 | R/W  | 11    | DCDC3 Converter delay is set by these bits.<br>00 = Zero<br>01 = 1/4 cycle<br>10 = 1/2 cycle<br>11 = 3/4 cycle                                                                      |
| 3   | LOW RIPPLE:             | R/W  | 0     | <ul><li>0 = PFM mode operation optimized for high efficiency for all converters</li><li>1 = PFM mode operation optimized for low output-voltage ripple for all converters</li></ul> |
| 2   | FPWM DCDC2:             | R/W  | 0     | 0 = DCDC2 converter operates in PWM or PFM mode<br>1 = DCDC2 converter is forced into fixed-frequency PWM mode.                                                                     |
| 1   | FPWM DCDC1:             | R/W  | 0     | 0 = DCDC1 converter operates in PWM or PFM mode<br>1 = DCDC1 converter is forced into fixed-frequency PWM mode.                                                                     |
| 0   | FPWM DCDC3:             | R/W  | 0     | 0 = DCDC3 converter operates in PWM or PFM mode<br>1 = DCDC3 converter is forced into fixed-frequency PWM mode.                                                                     |

Table 7. CON\_CTRL Register Field Descriptions

ISTRUMENTS

EXAS

#### 8.6.6 CON\_CTRL2 Register (address: 05h)

| 7     | 6                   | 5     | 4     | 3     | 2                  | 1                  | 0                  |
|-------|---------------------|-------|-------|-------|--------------------|--------------------|--------------------|
| GO    | Core adj<br>allowed |       |       |       | DCDC2<br>discharge | DCDC1<br>discharge | DCDC3<br>discharge |
| R/W-0 | R/W-1               | R/W-0 | R/W-0 | R/W-0 | R/W-0              | R/W-0              | R/W-0              |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

The CON\_CTRL2 register can be used to take control the inductive converters.

RESET(1): CON\_CTRL2[6] is reset to its default value by one of these events:

- Undervoltage lockout (UVLO)
- HOT\_RESET pulled low
- RESPWRON active
- VRTC below threshold

#### Table 8. CON\_CTRL2 Register Field Descriptions

| Bit | Field                            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GO                               | R/W  | 0     | 0 = no change in the output voltage for the DCDC1 converter<br>1 = the output voltage of the DCDC1 converter is changed to the value defined in<br>DEFCORE with the slew rate defined in DEFSLEW. This bit is automatically<br>cleared when the DVM transition is complete. The transition is considered<br>complete in this case when the desired output voltage code has been reached,<br>not when the VDCDC3 output voltage is actually in regulation at the desired<br>voltage. |
| 6   | CORE ADJ allowed                 | R/W  | 1     | 0 = the output voltage is set with the $l^2C$ register<br>1 = DEFDCDC1 is either connected to GND or VCC or an external voltage<br>divider. When connected to GND or VCC, VDCDC1 defaults to 1.2 V or 1.6 V,<br>respectively, at start-up.                                                                                                                                                                                                                                          |
| 2–0 | DCDC2, DCDC1,<br>DCDC3 discharge | R/W  | 000   | <ul> <li>0 = the output capacitor of the associated converter is not actively discharged when the converter is disabled.</li> <li>1 = the output capacitor of the associated converter is actively discharged when the converter is disabled. This decreases the fall time of the output voltage at light load.</li> </ul>                                                                                                                                                          |



#### 8.6.7 DEFCORE Register (address: 06h)

| 7     | 6     | 5     | 4     | 3                | 2                | 1                | 0                |
|-------|-------|-------|-------|------------------|------------------|------------------|------------------|
|       |       |       | CORE4 | CORE3            | CORE2            | CORE1            | CORE0            |
| R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-<br>DEFDCDC1 | R/W-<br>DEFDCDC1 | R/W-<br>DEFDCDC1 | R/W-<br>DEFDCDC1 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

RESET(1): DEFCORE is reset to its default value by one of these events:

- Undervoltage lockout (UVLO)
- HOT\_RESET pulled low
- RESPWRON active
- VRTC below threshold

| Bit | Field                                  | Туре | Reset |                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                      |
|-----|----------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4–0 | CORE4, CORE3,<br>CORE2,<br>CORE1,CORE0 | R/W  | 10100 | These bits set VDCDC1.<br>00000 = 0.8 V<br>00001 = 0.825 V<br>00010 = 0.85 V<br>00011 = 0.875 V<br>00101 = 0.925 V<br>00101 = 0.925 V<br>00110 = 0.95 V<br>00111 = 0.975 V<br>01000 = 1 V<br>01001 = 1.025 V<br>01010 = 1.05 V<br>01011 = 1.075 V<br>01100 = 1.1 V<br>01101 = 1.125 V<br>01110 = 1.15 V<br>01111 = 1.175 V | 10000 = 1.2 V $10001 = 1.225 V$ $10010 = 1.25 V$ $10011 = 1.275 V$ $10100 = 1.3 V$ $10100 = 1.3 V$ $10101 = 1.325 V$ $10110 = 1.35 V$ $10111 = 1.375 V$ $11000 = 1.4 V$ $11001 = 1.425 V$ $11001 = 1.425 V$ $11010 = 1.45 V$ $11010 = 1.45 V$ $11101 = 1.525 V$ $11110 = 1.55 V$ $11111 = 1.6 V$ |

STRUMENTS

XAS

#### 8.6.8 DEFSLEW Register (address: 07h)

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
|       |       |       | SLEW2 | SLEW1 | SLEW0 |       |       |
| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-0 |

#### Figure 40. DEFSLEW Register Fields

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 10. DEFSLEW Register Field Descriptions

| Bit | Field                  | Туре | Reset | Description                                                                                                                                                                                     |
|-----|------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2–0 | SLEW2, SLEW1,<br>SLEW0 | R/W  | 110   | These bits set the VDCDC1 SLEW RATE<br>000 = 0.225 mV/µs<br>001 = 0.45 mV/µs<br>010 = 0.9 mV/µs<br>011 = 1.8 mV/µs<br>100 = 3.6 mV/µs<br>101 = 7.2 mV/µs<br>110 = 14.4 mV/µs<br>111 = Immediate |

#### 8.6.9 LDO\_CTRL Register (address: 08h)

#### Figure 41. LDO\_CTRL Register Fields

| 7        | 6           | 5           | 4           | 3        | 2           | 1           | 0           |
|----------|-------------|-------------|-------------|----------|-------------|-------------|-------------|
| Reserved | LDO2_2      | LDO2_1      | LDO2_0      | Reserved | LDO1_2      | LDO1_1      | LDO1_0      |
| R/W-0    | R/W-DEFLDOx | R/W-DEFLDOx | R/W-DEFLDOx | R/W-0    | R/W-DEFLDOx | R/W-DEFLDOx | R/W-DEFLDOx |

The default value for this register is set with DEFLDO1 and DEFLDO2.

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

The LDO\_CTRL registers can be used to set the output voltage of LDO1 and LDO2. LDO\_CTRL[7] and LDO\_CTRL[3] are reserved and should always be written to  $\mathbf{0}$ .

The default voltage is set with DEFLDO1 and DEFLDO2 pins as described in Table 11.

| Bit | Field                     | Туре | Reset              | Description                                                                                                         |
|-----|---------------------------|------|--------------------|---------------------------------------------------------------------------------------------------------------------|
| 6–4 | LDO2_2, LDO2_1,<br>LDO2_0 | R/W  | See <sup>(1)</sup> | 000 = 1.05 V<br>001 = 1.2 V<br>010 = 1.3 V<br>011 = 1.8 V<br>100 = 2.5 V<br>101 = 2.8 V<br>110 = 3 V<br>111 = 3.3 V |
| 2–0 | LDO1_2, LDO1_1,<br>LDO1_0 | R/W  | See (1)            | 000 = 1 V<br>001 = 1.1 V<br>010 = 1.3 V<br>011 = 1.8 V<br>100 = 2.2 V<br>101 = 2.6 V<br>110 = 2.8 V<br>111 = 3.15 V |

#### Table 11. LDO\_CTRL Register Field Descriptions

(1) Table 3 describes the default voltage options based on DEFLDO1 and DEFLDO2 pins.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 Reset Condition of DCDC1

If DEFDCDC1 is connected to ground and DCDC1\_EN is pulled high after VINDCDC1 is applied, the output voltage of DCDC1 defaults to 1.225 V instead of 1.2 V (high by 2%). Figure 42 illustrates the problem.





Workaround 1: Tie DCDC1\_EN to VINDCDC1 (Figure 43)



#### Figure 43. Workaround 1



#### **Application Information (continued)**

Workaround 2: Write the correct voltage to the DEF\_CORE register through  $I^2C$ . This can be done before or after the converter is enabled. If written before the enable, the only bit changed is DEF\_CORE[0]. The voltage is 1.2 V, however, when the enable is pulled high (Figure 44).



Figure 44. Workaround 2

Workaround 3: Generate a HOT\_RESET after enabling DCDC1 (Figure 45)



Figure 45. Workaround 3



# 9.2 Typical Application



Figure 46. Typical Configuration for the Texas Instruments® TMS320DM644x DaVinci Processors

#### 9.2.1 Design Requirements

The TPS65023-Q1 devices have only a few design requirements. Use the following parameters for the design examples:

- 1-µF bypass capacitor on VCC, located as close as possible to the VCC pin to ground.
- VCC and VINDCDCx must be connected to the same voltage supply with minimal voltage difference.
- Input capacitors must be present on the VINDCDCx and VIN\_LDO supplies if used.
- Output inductor and capacitors must be used on the outputs of the DC-DC converters if used.
- Output capacitors must be used on the outputs of the LDOs if used.

# Typical Application (continued)

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Inductor Selection for the DC-DC Converters

Each of the converters in the TPS65023-Q1 typically uses a 2.2-µH output inductor. Larger or smaller inductor values are used to optimize the performance of the device for specific operation conditions. The selected inductor must be rated for its DC resistance and saturation current. The DC resistance of the inductance influences directly the efficiency of the converter. Therefore, an inductor with lowest DC resistance should be selected for highest efficiency.

For a fast transient response, TI recommends a 2.2-µH inductor in combination with a 22-µF output capacitor.

Equation 4 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 4. This is needed because during a heavy load transient the inductor current rises above the value calculated under Equation 4.

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f}$$
$$I_{L(max)} = I_{OUT(max)} + \frac{\Delta I_{L}}{2}$$

where

- f = Switching frequency (2.25 MHz typical)
- L = Inductor value
- $\Delta I_{L}$  = Peak-to-peak inductor ripple current
- I<sub>LMAX</sub> = Maximum inductor current

The highest inductor current occurs at maximum V<sub>IN</sub>.

Open-core inductors have a soft saturation characteristic, and they can usually handle higher inductor currents versus a comparable shielded inductor.

A more-conservative approach is to select the inductor current rating just for the maximum switch current of the TPS65023-Q1 (2 A for the VDCDC1 and VDCDC2 converters, and 1.5 A for the VDCDC3 converter). The core material from inductor to inductor differs and has an impact on the efficiency, especially at high switching frequencies.

See Table 12 and the typical applications for possible inductors.

**Table 12. Tested Inductors** 

| DEVICE INDUCTOR VALUE |        | ТҮРЕ              | COMPONENT SUPPLIER |
|-----------------------|--------|-------------------|--------------------|
|                       | 2.2 μH | LPS4012-222LMB    | Coilcraft          |
| All converters        | 2.2 μH | VLCF4020T-2R2N1R7 | ТDК                |

#### 9.2.2.2 Output Capacitor Selection

The advanced fast-response voltage-mode control scheme of the inductive converters implemented in the TPS65023-Q1 allow the use of small ceramic capacitors with a typical value of 10 µF for each converter without having large output-voltage under- and overshoots during heavy load transients. Ceramic capacitors having low ESR values have the lowest output-voltage ripple and are recommended. See Table 13 for recommended components.

If ceramic output capacitors are used, the capacitor rms ripple-current rating always meets the application requirements. Just for completeness, the rms ripple current is calculated as:

$$I_{\text{RMSCOUT}} = V_{\text{OUT}} \times \frac{1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$

(6)

**NSTRUMENTS** 

FXAS

(4)

(5)



At nominal load current, the inductive converters operate in PWM mode. The overall output-voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$\Delta V_{OUT} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{8 \times C_{OUT} \times f} + ESR\right)$$

where

the highest output-voltage ripple occurs at the highest input-voltage V<sub>IN</sub>

(7)

At light load currents, the converters operate in PSM and the output-voltage ripple is dependent on the outputcapacitor value. The output-voltage ripple is set by the internal comparator delay and the external capacitor. The typical output-voltage ripple is less than 1% of the nominal output voltage.

#### 9.2.2.3 Input Capacitor Selection

Because of the nature of the buck converter having a pulsating input current, a low-ESR input capacitor is required for best input-voltage filtering and minimizing the interference with other circuits caused by high input-voltage spikes. Each DC-DC converter requires a  $10-\mu$ F ceramic input capacitor on its input pin VINDCDCx. The input capacitor is increased without any limit for better input-voltage filtering. The VCC pin is separated from the input for the DC-DC converters. A filter resistor of up to 10R and a  $1-\mu$ F capacitor are used for decoupling the VCC pin from switching noise. Note that the filter resistor may affect the UVLO threshold, because up to 3 mA can flow through this resistor into the VCC pin when all converters are running in PWM mode.

| CAPACITOR<br>VALUE | CASE SIZE | COMPONENT SUPPLIER        | COMMENTS |
|--------------------|-----------|---------------------------|----------|
| 22 µF              | 1206      | TDK C3216X5R0J226M        | Ceramic  |
| 22 µF              | 1206      | Taiyo Yuden JMK316BJ226ML | Ceramic  |
| 22 µF              | 0805      | TDK C2012X5R0J226MT       | Ceramic  |
| 22µF               | 0805      | Taiyo Yuden JMK212BJ226MG | Ceramic  |
| 10 µF              | 0805      | Taiyo Yuden JMK212BJ106M  | Ceramic  |
| 10 µF              | 0805      | TDK C2012X5R0J106M        | Ceramic  |

 Table 13. Possible Capacitors

#### 9.2.2.4 Output Voltage Selection

The DEFDCDC1, DEFDCDC2, and DEFDCDC3 pins are used to set the output voltage for each step-down converter. See Table 14 for the default voltages if the pins are pulled to GND or to VCC. If a different voltage is needed, an external resistor divider can be added to the DEFDCDCx pin as shown in Figure 47.

The output voltage of VDCDC1 is set with the I<sup>2</sup>C interface. If the voltage is changed from the default, using the DEFCORE register, the output voltage only depends on the register value. Any resistor divider at DEFDCDC1 does not change the voltage set with the register.

| PIN      | LEVEL | DEFAULT OUTPUT VOLTAGE |
|----------|-------|------------------------|
| DEFDCDC1 | VCC   | 1.6 V                  |
| DEFDCDCI | GND   | 1.2 V                  |
| DEFDCDC2 | VCC   | 3.3 V                  |
| DEFDCDC2 | GND   | 1.8 V                  |
|          | VCC   | 3.3 V                  |
| DEFDCDC3 | GND   | 1.8 V                  |

Table 14. DCDC1, DCDC2, and DCDC3 Default Voltage Levels

Using an external resistor divider at DEFDCDCx:



Figure 47. External Resistor Divider

When a resistor divider is connected to DEFDCDCx, the output voltage can be set from 0.6 V up to the input voltage  $V_{(bat)}$ . The total resistance (R1 + R2) of the voltage divider should be kept in the 1-MR range to maintain a high efficiency at light load.

$$V_{(DEFDCDCx)} = 0.6 V$$

$$V_{OUT} = V_{DEFDCDCx} \times \frac{R1 + R2}{R2} \qquad R1 = R2 \times \left(\frac{V_{OUT}}{V_{DEFDCDCx}}\right) - R2$$
(8)

#### 9.2.2.5 VRTC Output

TI recommends adding a 4.7-µF (minimum) capacitor to the VRTC pin.

#### 9.2.2.6 LDO1 and LDO2

The LDOs in the TPS65023-Q1 are general-purpose LDOs which are stable using ceramic capacitors. The minimum output capacitor required is 2.2  $\mu$ F. The LDO output voltages can be changed to different values between 1 V and 3.3 V using the I<sup>2</sup>C interface. Therefore, they can also be used as general-purpose LDOs in applications powering processors different from DaVinci processors. The supply voltage for the LDOs must be connected to the VINLDO pin, giving the flexibility to connect the lowest voltage available in the system and providing the highest efficiency.

#### 9.2.2.7 TRESPWRON

This is the input to a capacitor that defines the reset delay time after the voltage at VRTC rises above 2.52 V. The timing is generated by charging and discharging the capacitor with a current of 2  $\mu$ A between a threshold of 0.25 V and 1 V for 128 cycles. A 1-nF capacitor gives a delay time of 100 ms.

$$t_{(reset)} = 2 \times 128 \times \left(\frac{(1 \text{ V} - 0.25 \text{ V}) \times C_{(reset)}}{2 \,\mu\text{A}}\right)$$

where

- t<sub>(reset)</sub> is the reset delay time
- C(reset) is the capacitor connected to the TRESPWRON pin

(9)



#### www.ti.com

### 9.2.2.8 V<sub>CC</sub> Filter

An RC filter connected at the VCC input is used to keep noise from the internal supply for the band-gap and other analog circuitry. A typical value of 1  $\Omega$  and 1  $\mu$ F is used to filter the switching spikes generated by the DC-DC converters. A larger resistor than 10  $\Omega$  should not be used, because the current into VCC of up to 3 mA causes a voltage drop at the resistor causing the undervoltage lockout circuitry connected at VCC internally to switch off too early.

### 9.2.3 Application Curves

Graphs were taken using the EVM with the inductor and output capacitor combinations found in Table 1.



# **10** Power Supply Recommendations

For a supply voltage on pins VCC, VINDCDC1, VINDCDC2, and VINDCDC3 below 3 V, TI recommends enabling the DCDC1, DCDC2, and DCDC3 converters in sequence. If all 3 step-down converters are enabled at the same time while the supply voltage is close to the internal reset detection threshold, a reset may be generated during power up. Therefore TI recommends enabling the DC-DC converters in sequence. This can be done by driving one or two of the enable pins with a RC delay or by driving the enable pin by the output voltage of one of the other step-down converters. If a voltage above 3 V is applied on pin VBACKUP while  $V_{CC}$  and VINDCDCx is below 3 V, there is no restriction in the power-up sequencing as VBACKUP is used to power the internal circuitry.

Copyright © 2009–2016, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

# 11 Layout

### 11.1 Layout Guidelines

As for all switching power supplies, the layout is an important step in the design. Proper function of the device demands careful attention to PCB layout. Take care in board layout to get the specified performance. If the layout is not carefully done, the regulators may show poor line, load regulation, or both, along with stability issues and EMI problems. It is critical to provide a low impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitors must be placed as close as possible to the IC pins as well as the inductor and output capacitor.

For the TPS65023-Q1 device, connect the PGND pins of the device to the PowerPAD land of the PCB and connect the analog ground connections (AGND) to the PGND at the PowerPAD. It is essential to provide a good thermal and electrical connection of all GND pins using multiple vias to the GND-plane. Keep the common path to the AGND pins, which returns the small signal components, and the high current of the output capacitors as short as possible to avoid ground noise. The VDCDCx line must be connected right to the output capacitor and routed away from noisy components and traces (for example, the L1, L2, and L3 traces).

## 11.2 Layout Example



Figure 51. Layout Example of a DC-DC Converter



#### www.ti.com

# **12 Device and Documentation Support**

## 12.1 Device Support

### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **12.2 Documentation Support**

### 12.2.1 Related Documentation

For related documentation see the following:

- TPS65023EVM User's Guide, SLVU193
- Powering OMAP<sup>™</sup>3 With TPS65023: Design-In Guide, SLVA310

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.4 Trademarks

DaVinci, PowerPad, OMAP, E2E are trademarks of Texas Instruments. Texas Instruments is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



28-Apr-2013

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS65023QRHARQ1  | ACTIVE | VQFN         | RHA     | 40   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | 65023Q<br>RHA     | Samples |
| TPS65023QRSBRQ1  | ACTIVE | WQFN         | RSB     | 40   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPS<br>65023Q     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TPS65023-Q1 :



www.ti.com

# PACKAGE OPTION ADDENDUM

28-Apr-2013

Catalog: TPS65023

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS65023QRHARQ1             | VQFN            | RHA                | 40 | 3000 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| TPS65023QRSBRQ1             | WQFN            | RSB                | 40 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Sep-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65023QRHARQ1 | VQFN         | RHA             | 40   | 3000 | 367.0       | 367.0      | 38.0        |
| TPS65023QRSBRQ1 | WQFN         | RSB             | 40   | 3000 | 367.0       | 367.0      | 35.0        |

# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.

- Β. This drawing is subject to change without notice.
- QFN (Quad Flatpack No-Lead) Package configuration. C.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.
- F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

# PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout.



RHA (S-PVQFN-N40)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.





## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.









PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated