

# AN-9070 Smart Power Module Motion-SPM™ Products in µMini-DIP SPM<sup>®</sup> Packages

### **Table of Contents**

| Table of Contents                                                  |  |
|--------------------------------------------------------------------|--|
| Introduction                                                       |  |
| Design Concept                                                     |  |
| µMini-DIP SPM Technology                                           |  |
| Power Devices                                                      |  |
| IGBTs                                                              |  |
| FRDs                                                               |  |
| Gate Drive IC (HVIC, LVIC).                                        |  |
| HVIC                                                               |  |
| LVIC                                                               |  |
| Package                                                            |  |
| Outline & Pin Description                                          |  |
| Outline Drawings                                                   |  |
| Descriptions of the Input and Output Pins                          |  |
| Internal Circuit                                                   |  |
| Ordering Information                                               |  |
| Key Parameter Design Guidance                                      |  |
| Short-Circuit Current Protection (SCP)                             |  |
| Selection of Shunt Resistor                                        |  |
| Time Constant of Internal Time Delay                               |  |
| Soft Turn-Off                                                      |  |
| Fault Output Circuit                                               |  |
| Under-Voltage Lockout Protection (UVLO)                            |  |
| Circuit of Input Signal (V <sub>IN(H)</sub> , V <sub>IN(L)</sub> ) |  |
| Bootstrap Circuit Design                                           |  |
| Operation of Bootstrap Circuit                                     |  |
| Initial Charging of Bootstrap Capacitor                            |  |
| Selection of Bootstrap Capacitor                                   |  |
| Calculation Examples of Bootstrap Capacitance                      |  |
| Built-in Bootstrap Diode                                           |  |
| Circuit of NTC Thermistor (Monitoring of T <sub>C</sub> )          |  |
| General Application Circuit Example                                |  |
| Print Circuit Board (PCB ) Layout Guidance                         |  |
| Packaging Specification                                            |  |
| Related Resources                                                  |  |

### Introduction

This application note supports the Motion-SPM<sup>TM</sup> product in a  $\mu$ Mini-DIP SPM<sup>®</sup> package. It should be used in conjunction with the Motion-SPM product datasheets, Fairchild's SPM reference designs (*RD-344*, *RD-345*), and related application notes (*AN-9071: Thermal Performance Information, AN-9072: Mounting Guidance*).

### **Design Concept**

The key design objective of Motion-SPM product in the  $\mu$ Mini-DIP package is to create minimized package and a low-power-consumption module with improved reliability. This is achieved by applying new three-in-one HVIC (gate-driving High-Voltage Integrated Circuit), new IGBT of advanced silicon technology, and improved ceramics substrate base transfer mold package. The new  $\mu$ Mini DIP SPM package can achieve 40% reduction in size and improved reliability as compared with existing Mini-DIP SPM package.

The second important design advantage is specialized inproduct line-up regarding each application. Target applications of Motion-SPM products in  $\mu$ Mini-DIP SPM packages are inverterized motor drives for household electric appliances such as air conditioners, washers, refrigerators, and fan motors.

 $\label{eq:spectral-spectral-spectral} FNA4XX60X \ Motion-SPM \ specializes \ in \ slow \ switching \ frequency \ (under \ 5kHz) \ applications; \ such \ as \ refrigerators \ and \ air \ conditioners, \ due \ to \ low \ V_{CE(SAT)} \ of \ IGBT.$ 

The FN**B**4XX60X Motion-SPM specializes in fast switching frequency (over 5kHz) applications; such as washing machines, dish washers, and fan motor drives; due to the low switching loss ( $E_{SW(ON)}$ ,  $E_{SW(OFF)}$ ) of IGBTs/FRDs. Customers can choose the product option that best meets the design specifications.

The third design advantage is the integrated NTC thermistor for temperature measuring of power chips (e.g. IGBTs, FRDs) on the same substrate. Most customers want to know the temperature of power chips precisely due to the impact on quality, reliability, and lifetime improvement. This desire is restricted because integrated power chips (e.g. IGBTs, FRD) inside modules are operated in high-voltage conditions. Therefore, instead of directly sensing the temperature of power chips, external NTC thermistors have been used for sensing the temperature of module or heatsink. Although this method doesn't accurately reflect the temperature of power components; it is a simple and costeffective method. However, the NTC thermistor of the µMini-DIP SPM package is integrated with power chips on the same ceramic substrate to more accurately measure the temperature of power chips.

The detailed features and integrated functions are:

- Exceptionally small package size (WxD: 39mmx23mm) in three-phase inverter bridge module
- Advanced silicon technology IGBTs, FRDs for low power loss and high ruggedness
- Built-in NTC thermistor for sensing temperature of power chips
- Easy PCB(print circuit board) layout due to built-in bootstrap diode and independent VS pin
- 600V/5A to 20A ratings in one package (with identical mechanical layouts)
- High reliability due to advanced ceramic substrate transfer mold package
- Three-phase IGBT inverter bridge, including control ICs for gate drive and protection
  - High-Side: UVLO (Under-Voltage Lockout) protection for control voltage without fault-out signal (V<sub>FO</sub>)
  - Low-Side: UVLO (Under-Voltage Lockout) and SCP (Short-circuit Current Protection) through external shunt resistor with fault-out signal (V<sub>FO</sub>)
- Soft turn-off function during protection functions
- Single-grounded power supply and opto-coupler-less interface due to built-in HVIC
- Minimized standby current of drive IC (HVIC/LVIC) for energy regulation
- Active-HIGH input signal logic resolves the startup and shutdown sequence restriction between V<sub>CC</sub> (control supply voltage) and signal input, providing fail-safe operation with direct connection between the Motion-SPM product and a 3.3V MCU or DSP without additional external sequence logic
- Isolation voltage rating of 2000V<sub>rms</sub> for one minute due to minimized package size

### µMini-DIP SPM Package Technology

#### **Power Devices**

The  $\mu$ Mini-DIP SPM package performance improvement is primarily the result of the technological advancement of the power devices (i.e., IGBT and FRD) in the three-phase inverter circuit. The design goal is reduction of power loss and increment of current density of the power devices.

#### IGBTs

The  $\mu$ Mini-DIP SPM package includes Fairchild's new technology. Through advanced NPT (non-punch-through) technology of IGBT, the package keeps a suitable SOA (Safe Operating Area) for each motor control application, while dramatically reducing the on-state conduction loss or turn-on/off switching losses.

10

[GBT COLLECTOR CURRENT, I<sub>c</sub> [A]

2

0

0.0

PT IGBT 10A NPT IGBT 10A

0.5

1.0

Advanced NPT IGBT 10A

In the FNA4XX60X series, low  $V_{CE(SAT)}$  is achieved by sacrificing turn-off switching power loss (E<sub>SW(OFF)</sub>, IGBT turn off switching loss ) because there is a trade-off between  $V_{CE(SAT)}$  (collector-to-emitter voltage) and  $E_{SW(OFE)}$ .

In the FNB4XX60X series, minimization of turn-on/off switching power loss (E<sub>SW(ON)</sub>, E<sub>SW(OFF)</sub>) is accomplished by maximizing fast switching speed of the existing NPT IGBT. Table 1 and Figure 1 show that the advanced NPT IGBT of FNA4XX60X series achieves almost 30% chip shrink with the same DC performance as compared with previous PT (Punch Through) IGBT and NPT (Non Punch Through) IGBT. The improved silicon technology enables the chip size to shrink while maintaining performance. The switching loss of the advanced NPT IGBT (especially, turn-off switching loss) is increased 60% as compared with that of NPT IGBT. Therefore, the main application of the FNA4XX60X series (applied advanced NPT IGBT) is low switching frequency applications, such as air conditioners and refrigerators.

| IGPT                  | Chin Sizo Inul | V <sub>CE(SAT)</sub> [V] at I <sub>C</sub> | =10A, V <sub>cc</sub> =15V | E <sub>sw(OFF)</sub> [μJ], I <sub>c</sub> =10A, V <sub>CC</sub> =15V |                       |
|-----------------------|----------------|--------------------------------------------|----------------------------|----------------------------------------------------------------------|-----------------------|
| IGBT                  | Chip Size [pu] | T <sub>J</sub> =25 <sup>°</sup> C          | T <sub>J</sub> =125°C      | T <sub>J</sub> =25°C                                                 | T <sub>J</sub> =125°C |
| PT IGBT 10A           | 1.3            | 1.90                                       | 2.00                       | 520                                                                  | 760                   |
| NPT IGBT 10A          | 1.3            | 1.60                                       | 1.85                       | 240                                                                  | 330                   |
| Advanced NPT IGBT 10A | 1.0            | 1.60                                       | 1.75                       | 360                                                                  | 580                   |

#### Table 1. Collector-Emitter Saturation Voltage & IGBT Turn-On/Off Switching Loss



Figure 1. Typical V<sub>CE(SAT)</sub> (Collector-to-Emitter Voltage) Comparison of IGBT



Figure 2. Typical Turn-Off Switching Power Loss (at TJ=25°C, 125°C) Comparison of IGBT



Figure 3. Turn-Off Switching Waveform of Advanced NPT IGBT and Existing IGBTs



Figure 4. IGBT Switching Test Circuit Diagram (Switching Conditions:  $V_{DC}$ =300V,  $V_{CC}$ =15V,  $C_{VBS}$ =6.8µF,  $C_{VCC}$ =220µF, Total Stray L<200nH)



Figure 5. FNA41060 Typical Turn-On, Turn-Off Waveform at T\_=125°C

# AN-9070

The FRD apply an advanced STEALTH<sup>™</sup> diode that has a low forward voltage drop and high breakdown voltage along with soft recovery characteristics.

The advanced STEALTH diode is optimized to low loss performance in high-frequency hard-switched conditions.

Advanced STEALTH<sup>TM</sup> diodes exhibit a low reverse recovery current ( $I_{RM(REC)}$ ) and exceptionally soft recovery under typical operation conditions.

Table 2 shows the advantage of an advanced STEALTH<sup>TM</sup> diode in the  $\mu$ Mini-DIP SPM package, compared with the existing version of ultrafast diode in the existing Mini-DIP SPM package.

| Table 2. | Characteristics | Comparison be | etween Ultrafast | Diode and | Advanced ST | EALTH <sup>™</sup> Diode |
|----------|-----------------|---------------|------------------|-----------|-------------|--------------------------|
|----------|-----------------|---------------|------------------|-----------|-------------|--------------------------|

|                                                 | Test Conditions (T <sub>J</sub> =125°C)                                | t <sub>rr</sub> [ns] | t <sub>a</sub> [ns] | t <sub>b</sub> [ns] | Softness Factor | I <sub>rr</sub> [A] |
|-------------------------------------------------|------------------------------------------------------------------------|----------------------|---------------------|---------------------|-----------------|---------------------|
| Liltrafact Diodo                                | I <sub>F</sub> =1A, dI <sub>F</sub> /dt=100A/µs, V <sub>R</sub> =30V   | 170.23               | 54.52               | 115.71              | 2.12            | 0.77                |
| I <sub>F</sub> =15A, dI <sub>F</sub> /dt=100A/µ | I <sub>F</sub> =15A, dI <sub>F</sub> /dt=100A/µs, V <sub>R</sub> =390V | 147.44               | 52.75               | 94.69               | 1.80            | 5.43                |
| Advanced                                        | I <sub>F</sub> =1A, dI <sub>F</sub> /dt=100A/µs, V <sub>R</sub> =30V   | 168.54               | 49.09               | 119.45              | 2.43            | 0.67                |
| STEALTH <sup>TM</sup><br>Diode                  | I <sub>F</sub> =15A, dI <sub>F</sub> /dt=100A/μs, V <sub>R</sub> =390V | 188.25               | 45.44               | 142.81              | 3.14            | 4.40                |





## Gate Drive IC (HVIC, LVIC)

The HVIC (gate-driving high-voltage integrated circuits) and LVIC (gate-driving low-voltage integrated circuits) were designed as to have only the minimum necessary functionality required for low-power inverter drives.

### HVIC

The µMini-DIP SPM package three-in-one HVIC includes the functions of three HVICs for optimized package design. The HVIC has a built-in high-voltage level-shift function that enables the ground referenced PWM signal to be sent directly to the Motion-SPM product's assigned high-side IGBT gate circuit, which enables opto-coupler-less interface and simplifies system design. The HVIC has built-in UVLO (under-voltage lockout) protection for V<sub>BS</sub>. Because the bootstrap charge-pump circuit interconnects to the low-side V<sub>CC</sub> bias external to the Motion-SPM product, the high-side gate drive power can be obtained from a single 15V control supply referenced to control ground. It is not necessary to have three isolated voltage sources for the high-side IGBT gate drive, as is required in inverter systems using conventional power modules. Recent progress in the HVIC technology includes chip downsizing through the introduction of wafer fine process technology. Logic input of HVIC is compatible with standard 3.3/5.0V CMOS/LSTTL outputs. HVIC's high-voltage process and common-mode noise cancellation technique provide stable operation in the high-side driver under high-dv/dt noise circumstances. All HVIC include prevention functions of malfunctions, such as latch by high-dv/dt.

### LVIC

The new LVIC of  $\mu$ Mini-DIP SPM package's low standby current and logic input of LVIC are compatible with standard 3.3/5.0V CMOS/LSTTL outputs. The LVIC has built-in UVLO (under-voltage lockout) for V<sub>CC</sub> and SCP (Short-circuit Current Protection), as well as OCP (Over-Current Protection) for internal power components.

#### Package

Since heat dissipation is an important factor that limits the power module's current capability, the heat dissipation characteristics are critical in determining the  $\mu$ Mini-DIP SPM package performance. A trade-off exists among heat dissipation characteristics, package size, and isolation characteristics. The key to a good package technology lies in the accomplishment of optimization package size while maintaining outstanding heat dissipation characteristics without compromising the isolation rating.

In the  $\mu$ Mini-DIP SPM package, technology was developed in which bare ceramic with good heat dissipation characteristics is attached directly to the lead frame. This technology already applied in Mini-DIP SPM, but was improved through new adhesion methods. This made it possible to achieve improved reliability and heat dissipation, while maintaining cost effectiveness.

Figure 10 shows the package outline and the cross sections of the  $\mu$ Mini-DIP SPM package.



Figure 10. Vertical Structure of µMini-DIP SPM Package

27.08±0.30

### **Outline & Pin Description**

### **Outline Drawings**

















### **Descriptions of the Input and Output Pins**

Table 3 defines the input and output pins of the Motion-SPM product in the  $\mu$ Mini-DIP SPM package.



#### Figure 15. Pin Configuration

#### Table 3. Pin Descriptions

| Pin # | Name               | Pin Description                                                           |            |  |
|-------|--------------------|---------------------------------------------------------------------------|------------|--|
| 1     | V <sub>TH</sub>    | Thermistor Bias Voltage                                                   |            |  |
| 2     | R <sub>TH</sub>    | Series Resistor for the Use of<br>Thermistor (Temperature Dete            | ection)    |  |
| 3     | Р                  | Positive DC-Link Input                                                    |            |  |
| 4     | U                  | Output for U Phase                                                        |            |  |
| 5     | V                  | Output for V Phase                                                        |            |  |
| 6     | W                  | Output for W Phase                                                        |            |  |
| 7     | Nu                 | Negative DC-Link for U Phase                                              |            |  |
| 8     | Nv                 | Negative DC-Link for V Phase                                              |            |  |
| 9     | Nw                 | Negative DC-Link for W Phase                                              | 9          |  |
| 10    | $C_{SC}$           | Capacitor (Low-Pass Filter) for Short-<br>Circuit Current Detection Input |            |  |
| 11    | $V_{FO}$           | Fault Output                                                              |            |  |
| 12    | IN(WL)             | Signal Input for Low-Side W P                                             | hase       |  |
| 13    | IN(VL)             | Signal Input for Low-Side V Pr                                            | nase       |  |
| 14    | IN(UL)             | Signal Input for Low-Side U Pl                                            | nase       |  |
| 15    | COM                | Common Supply Ground                                                      |            |  |
| 16    | V <sub>CC(L)</sub> | Low-Side Common Bias Volta<br>and IGBTs Driving                           | ge for IC  |  |
| 17    | V <sub>CC(H)</sub> | High-Side Common Bias Volta<br>and IGBTs Driving                          | age for IC |  |
| 18    | IN(WH)             | Signal Input for High-Side W Phase                                        |            |  |
| 19    | IN(VH)             | Signal Input for High-Side V P                                            | hase       |  |
| 20    | IN(UH)             | Signal Input for High-Side U P                                            | hase       |  |
| 21    | $V_{S(W)}$         | High-Side Bias Voltage Groun<br>Phase IGBT Driving                        | d for W    |  |

| Pin # | Name              | Pin Description                                           |  |
|-------|-------------------|-----------------------------------------------------------|--|
| 22    | V <sub>B(W)</sub> | High-Side Bias Voltage for W Phase IGBT Driving           |  |
| 23    | V <sub>S(V)</sub> | High-Side Bias Voltage Ground for V<br>Phase IGBT Driving |  |
| 24    | V <sub>B(V)</sub> | High-Side Bias Voltage for V Phase<br>IGBT Driving        |  |
| 25    | V <sub>S(U)</sub> | High-Side Bias Voltage Ground for U<br>Phase IGBT Driving |  |
| 26    | V <sub>B(U)</sub> | High-Side Bias Voltage for U Phase IGBT Driving           |  |

#### High-Side Bias Voltage Pins for Driving the IGBT/High-Side Bias Voltage Ground Pins for Driving the IGBTs

- ► Pins:  $V_{B(U)}$ - $V_{S(U)}$ ,  $V_{B(V)}$ - $V_{S(V)}$ ,  $V_{B(W)}$ - $V_{S(W)}$ 
  - These are drive power supply pins for providing gate drive power to the high-side IGBTs.
  - The virtue of the ability to bootstrap the circuit scheme is that no external power supplies are required for the high-side IGBTs.
  - Each bootstrap capacitor is charged from the V<sub>CC</sub> supply during the on-state of the corresponding low-side IGBT.
  - To prevent malfunctions caused by noise and ripple in supply voltage, a good quality (low ESR, low ESL) filter capacitor should be mounted close to these pins.

#### Low-Side Bias Voltage Pin / High-Side Bias Voltage Pins

- ► Pins:  $V_{CC(L)}$ ,  $V_{CC(H)}$ 
  - These are control supply pins for the built-in ICs.
  - These two pins should be connected externally.
  - To prevent malfunctions caused by noise and ripple in the supply voltage, a good quality (low ESR, low ESL) filter capacitor should be mounted close to these pins.

#### Low-Side Common Supply Ground Pin

- ► Pin: COM
  - The Motion-SPM product common pin connects to the control ground for the internal ICs.
  - **Important**! To avoid noise influences, the main power circuit current should not be allowed to blow through this pin.

#### APPLICATION NOTE

#### AN-9070

### Signal Input Pins

- ► Pins:  $IN_{(UL)}$ ,  $IN_{(VL)}$ ,  $IN_{(WL)}$ ,  $IN_{(UH)}$ ,  $IN_{(VH)}$ ,  $IN_{(WH)}$ 
  - These pins control the operation of the built-in IGBTs.
  - They are activated by voltage input signals. The terminals are internally connected to a Schmitt-trigger circuit composed of 5V-class CMOS.
  - The signal logic of these pins is active HIGH. The IGBT associated with each of these pins is turned ON when a sufficient logic voltage is applied to these pins.
  - The wiring of each input should be as short as possible to protect the Motion-SPM product against noise influences.
  - To prevent signal oscillations, an RC coupling is recommended as illustrated in Figure 32.

### **Short-Circuit Current Detection Pins**

- ► Pin:  $C_{SC}$ 
  - The current-sensing shunt resistor should be connected between the pin C<sub>SC</sub> and the low-side ground COM to detect short-circuit current (*reference Figure 20*).
  - The shunt resistor should be selected to meet the detection levels matched for the specific application.
     An RC filter should be connected to the C<sub>SC</sub> pin to eliminate noise.
  - The connection length between the shunt resistor and C<sub>SC</sub> pin should be minimized.

#### Fault Output Pin

- ► Pin:  $V_{FO}$ 
  - This is the fault output alarm pin. An active LOW output is given on this pin for a fault state condition in the SPM.
  - The alarmed conditions are SCP (Short-Circuit Current Protection) or low-side bias UVLO (Under Voltage Lockout) operation.
  - The  $V_{FO}$  output is open-drain configured. The  $V_{FO}$  signal line should be pulled up to the 5V logic power supply with approximately  $4.7k\Omega$  resistance.

#### **Thermistor Bias Voltage**

- ► Pin:  $V_{TH}$ 
  - This is the bias voltage pin of the internal thermistor. It should be connected to the 5V logic power supply.

# Series Resistor for the Use of Thermistor (Temperature Detection)

- ► Pin: R<sub>TH</sub>
  - For case temperature (T<sub>C</sub>) detection, this pin should be connected to an external series resistor.
  - The external series resistor should be selected to meet the detection range matched for the specification of each application (*for details, refer to Figure 42*).

#### Positive DC-Link Pin

- ► Pin: P
  - This is the DC-link positive power supply pin of the inverter.
  - It is internally connected to the collectors of the high-side IGBTs.
  - To suppress the surge voltage caused by the DC-link wiring or PCB pattern inductance, connect a smoothing filter capacitor close to this pin (typically, metal film capacitors are used).

#### Negative DC-Link Pin

- ► Pins: N<sub>U</sub>, N<sub>V</sub>, N<sub>W</sub>
  - These are the DC-link negative power supply pins (power ground) of the inverter.
  - These pins are connected to the low-side IGBT emitters of the each phase.

#### **Inverter Power Output Pin**

- ► Pins: U, V, W
  - Inverter output pins for connecting to the inverter load (e.g. motor).

### **Internal Circuit**

Figure 16 illustrates the block diagram of the Motion-SPM in  $\mu$ Mini-DIP SPM. Note that the Motion-SPM consists of a three-phase IGBT inverter circuit power block, two drive ICs for control functions, one NTC thermistor for temperature detection, and three bootstrap diodes.



Figure 16.Internal Block Diagram

### **Ordering Information**



Figure 17. Top Mark Information

 Table 4.
 Package Options

| Suffix | Substrate | NTC<br>Thermistor | Product<br>Option |
|--------|-----------|-------------------|-------------------|
| А      | Ceramic   | Yes               | Normal            |
| В      | Ceramic   | Yes               | Fast              |
| D      | Ceramic   | No                | Normal            |
| E      | Ceramic   | No                | Fast              |

## Key Parameter Design Guidance

### Short-Circuit Current Protection (SCP)

 $\mu$ Mini-DIP SPM packages use an external shunt resistor for the short-circuit current detection, as shown in Figure 18. The LVIC has built-in short-circuit current protection that senses the voltage to the C<sub>SC</sub> pin and, if this voltage exceeds the V<sub>SC(REF)</sub> (the threshold voltage trip level of the shortcircuit) specified in the devices datasheets(V<sub>SC(REF),Typ.</sub> is 0.5V), a fault signal is asserted and the all lower arm IGBTs are turned off. Typically the maximum short-circuit current magnitude is gate voltage dependent. A higher gate voltage (V<sub>CC</sub> & V<sub>BS</sub>) results in a larger short-circuit current. To avoid this potential problem, the maximum short-circuit trip level is generally set to below 1.7 times the nominal rated collector current. The LVIC short-circuit current protectiontiming chart is shown in Figure 19.



Figure 18. Operation of Short-Circuit Current Protection



Figure 19. Timing Chart of Short-Circuit Current Protection Function

#### Notes:

- C1. Normal operation: IGBT ON and carrying current
- C2. Short-circuit current detection (SC trigger)
- C3. Hard IGBT gate interrupt
- C4. IGBT turns OFF
- C5. Fault output timer operation start: Fault-out width  $(t_{FOD}) = min. 30 \mu s$
- C6. Input "L": IGBT OFF state
- C7. Input "H": IGBT ON state; but during the active period of fault output, the IGBT doesn't turn ON
- C8. IGBT OFF state

### **Selection of Shunt Resistor**

Figure 20 shows an example circuit of the SC protection using one shunt resistor. The line current on the N-side DClink is detected and the protective operation signal is passed through the RC filter. If the current exceeds the SC reference level, all the gates of the N-side three-phase IGBTs are switched to OFF state and the  $F_0$  fault signal is transmitted to MCU. Since SC protection is non-repetitive, IGBT operation should be immediately halted when the  $F_0$  fault signal is given.



Figure 20.Example of Short-Circuit Current Protection Circuit with One Shunt Resistor

The value of shunt resistor is calculated by the following equations.

Maximum SC current trip level:

I<sub>SC(max)</sub>=1.5 x I<sub>C</sub>(rated current)

SC trip referenced voltage:

V<sub>SC</sub>=min. 0.45V, typ. 0.5V, max. 0.55V (2)

Shunt resistance:

 $I_{SC(max)} = V_{SC(max)} / R_{SHUNT(min)} \rightarrow R_{SHUNT(min)} = V_{SC(max)} / I_{SC(max)}$ (3)

If the deviation of shunt resistor is limited below  $\pm 5\%$ :

 $R_{SHUNT(typ)} = R_{SHUNT(min)}/0.95, R_{SHUNT(max)} = R_{SHUNT(typ)} \times 1.05(4)$ 

And the actual SC trip current level becomes:

 $I_{SC(typ)} = V_{SC(typ)} / R_{SHUNT(typ)}, I_{SC(min)} = V_{SC(min)} / R_{SHUNT(max)}$ (5)

The power rating of shunt resistor is calculated by the following equation:

 $P_{SHUNT} = (I_{RMS}^2 X R_{SHUNT} X Margin) / Derating Ratio$  (6)

- Maximum load current of inverter (I<sub>rms</sub>)
- Shunt resistor typical value at T<sub>C</sub>=25°C (R<sub>SHUNT</sub>)
- Derating ratio of shunt resistor at T<sub>SHUNT</sub>=100°C (from datasheet of shunt resistor)
- Safety margin (determined by customer)

The value of shunt Resistor calculation Examples: FNA41560, Shunt Resistor dispersion:  $\pm 5\%$ .

Table 5. Specification for SCP Level (V<sub>SC(ref)</sub>)

| Conditions                                               | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------|------|------|------|------|
| Specification at $T_J = 25^{\circ}C$ ,<br>$V_{CC} = 15V$ | 0.45 | 0.50 | 0.55 | V    |

Table 6. Operating Short-Circuit Current Range  $(R_{SHUNT}=24.4m\Omega \text{ (min.)}^{(1)}, 25.7m\Omega \text{ (typ.)}, 27.0m\Omega \text{ (max.)})$ 

| Conditions                        | Min. <sup>(2)</sup> | Typ. <sup>(3)</sup> | Max. <sup>(4)</sup> | Unit |
|-----------------------------------|---------------------|---------------------|---------------------|------|
| Operating SC Level<br>at TJ =25°C | 16.66               | 19.43               | 22.50               | A    |

Notes:

(1)

- 1.  $R_{SHUNT(min)}$ :  $V_{SC(max)}/I_{SC(max)} = 0.55 / 22.5 = 24.4 m\Omega$ .
- 2.  $I_{SC(min)}$ :  $V_{SC(min)}/R_{SHUNT(max)} = 0.45 / (0.0244/0.95x1.05) = 16.66A.$
- 3.  $I_{SC(typ)}: V_{SC(typ)}/R_{SHUNT(typ)} = 0.50 / (0.0244/0.95) = 19.43A.$
- 4. Maximum SC trip level: 1.5 x IC = 1.5 x 15 = 22.5A.

Power rating of shunt resistor calculation examples:

- Maximum load current of inverter (I<sub>rms</sub>): 5Arms
- Shunt resistor value at  $T_C=25^{\circ}C$  ( $R_{SHUNT}$ ): 24.8m $\Omega$
- Derating ratio of shunt resistor at T<sub>SHUNT</sub>=100°C: 70% (refer to Figure 21)
- Safety margin: 20%

Therefore, the proper power rating of shunt resistor is over 2.0W.





(7)

#### Time Constant of Internal Time Delay

An RC filter (reference  $R_FC_{SC}$  in Figure 20) is necessary to prevent noise-related SCP (Short-circuit Current Protection) circuit malfunction. The RC time constant is determined by the applied noise time and the SCWT (Short-circuit Current Withstanding Time) of Motion-SPM products.

When the external shunt resistor voltage drop exceeds the SCP level, this is applied to the  $C_{SC}$  pin via the RC filter. The RC filter delay time (T1) is the time required for the  $C_{SC}$  pin voltage to rises to the referenced SCP level, Table 7 shows the specification of the SCP level. The LVIC has an internal filter time (logic filter time for noise elimination: T2). Therefore, considered this filter time when designing the RC filter of V<sub>CSC</sub>.

#### Table 7. Specification for SCP level (V<sub>SC(ref)</sub>)

| Conditions                                               | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------|------|------|------|------|
| Specification at $T_J = 25^{\circ}C$ ,<br>$V_{CC} = 15V$ | 0.45 | 0.50 | 0.55 | V    |





#### Figure 22. Timing Diagram

#### Notes:

- T1: Filtering time of RC filter of  $V_{CSC}$
- T2: Filtering time of  $C_{SC}$ . If  $V_{CSC}$  width is less than T2, SCP does not operate.
- T3: Delay from C<sub>SC</sub> triggering to gate-voltage down
- T4: Delay from  $C_{SC}$  triggering to short-circuit current
- T5: Delay from C<sub>SC</sub> triggering to fault-out signal

#### Table 8. Timetable on Short-Circuit Conditions: V<sub>CSC</sub> to L<sub>OUT</sub>, I<sub>SC</sub>, V<sub>FO</sub>

| DUT      | Typ. at T <sub>J</sub> =25°C | Typ. at Tյ=150°C | Max. at T <sub>J</sub> =25°C |
|----------|------------------------------|------------------|------------------------------|
|          | T2 = 0.40µs                  | T2 = 0.30µs      |                              |
| FNA40860 | T3 = 0.65µs                  | T3 = 0.60µs      | Considering ±20%             |
|          | T4 = 0.80µs                  | T4 = 0.75µs      | Dispersion, T4=1.0µs         |
|          | T5 = 1.20µs                  | T5 = 1.75µs      |                              |

Notes:

 To guarantee safe short-circuit protection under all operating conditions, C<sub>SC</sub> should be triggered within 1.0µs after the short-circuit occurs (SCWT < 2.0µs, Conditions: V<sub>DC</sub>=400V V<sub>CC</sub>=16.5V, T<sub>J</sub>=150°C, from datasheet of FNA40860).

6. It is recommended that the time delay from short-circuit to C<sub>SC</sub> triggering should be minimized.

#### AN-9070

Figure 23 and Figure 24 show operating waveforms of SCP (Short-Circuit Current Protection) function. Normally, T (Tau, time constant of RC filter of  $C_{SC}$ ) doesn't accurately operate due to fast di/dt of  $I_{SC}$  (short-circuit current). Therefore, consider this kind of situation when deciding time constant of RC filter of  $C_{SC}$ . Normally, T (time constant of RC filter of  $C_{SC}$ ) accurately operates in OCP (Over-Current Protection).



Figure 23.Waveform of SCP (Short-Circuit Current Protection) Function (Time Constant of RC Filter: 2μs (R<sub>SC</sub>=62[Ω], C<sub>SC</sub>=33[nF]), R<sub>SHUNT</sub>=40[mΩ])



#### Figure 24.Waveform of SCP (Short-Circuit Current Protection) Function (Time Constant of RC Filter: 2μs (R<sub>sc</sub>=62[Ω], C<sub>sc</sub>=33[nF]), R<sub>SHUNT</sub>=40[mΩ])

Therefore, the  $T_{TOTAL}$  (total time) from the detection of the SC trip current to the gate off of the IGBT becomes:

 $\label{eq:total_total_total} \begin{array}{l} T_{\text{TOTAL}} = RC \mbox{ filter delay time (T1) + Delay from } C_{\text{SC}} \mbox{ trigger to} \\ I_{\text{SC}} \mbox{ (T4)} \mbox{ (8)} \end{array}$ 

Therefore, total delay time  $(T_{TOTAL})$  should be less than SCWT of SCSOA curve:

SCWT >  $T_{TOTAL}$  (T1 + T4)

where SCWT = Short Circuit Withstanding Time.

It is recommended that the time constant of RC filter should be set in the range of  $1.0 \sim 2.0 \mu s$  to protect from destruction under most operating conditions.

### Soft Turn-Off

The LVIC has a soft turn-off function to protect low-side IGBTs from over voltage of  $V_{PN}$  (supply voltage) by shortcircuit hard off. "Short-circuit hard off" means IGBTs are turned off by short input signal before operation of SCP (Short-circuit Current Protection) function under shortcircuit condition. In this case,  $V_{PN}$  (supply voltage) rapidly raises di/dt of  $I_{SC}$  (short-circuit current). This kind of rapid rise of  $V_{PN}$  causes destruction of IGBT by over voltage. The soft-off function prevents IGBT rapid turning off by slow discharging of  $V_{GE}$  (gate to emitter voltage of IGBT).

Block diagrams of LVIC and the operation sequence of the soft turn-off function are shown in Figure 25 and Figure 26. There are two internal protection functions, UVLO and SCP. When IGBT is turned off in normal conditions, LVIC turns off the IGBT immediately by a turn-off gate signal  $(V_{IN_L})$  via gate driver block (pre-driver turn-on output buffer of gate driver block, path 1) in Figure 26). However, when IGBT is turned off by a protection function, the gate driver is disabled by the protection function signal via the output of the protection circuit (disable output buffer, high-Z). Output of the protection circuit turns on the switch of soft-off function. Therefore,  $V_{GE}$  is discharged slowly via circuit of soft-off. (path 2) in Figure 26).



Figure 25. Internal Block Diagram



Figure 26. Operation Sequence of Soft Turn-Off

(9)

#### AN-9070

Figure 27 shows that the normal turn-off switching operations can be performed satisfactorily at a  $V_{PN}$ =450V,  $T_J$ =25, 150°C, with the surge voltage between P and N pins ( $V_{PN(Surge)}$ ) limited to under 500V.

The difference between the hard and soft turn-off switching operation is shown in Figure 28. The hard turn-off of the IGBT makes a large overshoot (up to 100V). Hence, the DC-link capacitor supply voltage should be limited to 400V to protect the Motion-SPM product. A hard turn-off, with a duration of less than approximately 2µs, may occur in the case of a short-circuit fault. For a normal short-circuit fault, the protection circuit becomes active and the IGBT is turned off softly to prevent excessive overshoot voltage. An overshoot voltage of 40~70V occurs for this conditions.

Figure 277and Figure 28 are the experimental results of the safe operating area test. However, it is strongly recommended that the Motion-SPM product should not be operated under these conditions.



Figure 27.Normal Current Turn-Off Waveform of FNA40860 at V<sub>PN</sub>=450V, T<sub>J</sub>=25, 150°C



Figure 28.Short-Circuit Current Turn-Off Waveform of FNA40860 at V<sub>PN</sub>=400V, T<sub>J</sub>=150°C

#### Table 9. Detailed Description of Absolute Maximum Ratings (FNA40860 Case, see Datasheet)

| Item                                                                                 | Symbol                        | Rating    | Description                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------|-------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply Voltage                                                                       | V <sub>PN</sub>               | 450V      | The maximum steady-state (non-switching mode) voltage between P-N. A brake circuit is necessary if P-N voltage exceeds this value.                                                                                                                                                                                                                                         |
| Supply Voltage (Surge)                                                               | $V_{\text{PN}(\text{surge})}$ | 500V      | The maximum surge voltage (non-switching mode) between P-<br>N. A snubber circuit is necessary if P-N surge voltage exceeds<br>this value.                                                                                                                                                                                                                                 |
| Collector-Emitter Voltage                                                            | V <sub>CES</sub>              | 600V      | The sustained collector-emitter voltage of built-in IGBT                                                                                                                                                                                                                                                                                                                   |
| Each IGBT Collector<br>Current                                                       | ±l <sub>C</sub>               | 8A        | The maximum allowable DC continuous IGBT collector current at $T_{\text{C}}\text{=}25^{\circ}\text{C}$                                                                                                                                                                                                                                                                     |
| Junction Temperature                                                                 | TJ                            | -40~150°C | The maximum junction temperature rating of the power chips integrated within the Motion-SPM is $150^{\circ}$ C. However, to ensure safe operation of the Motion-SPM, average junction temperature should be limited to $125^{\circ}$ C. Although IGBT and FRD chip are not damaged immediately at T <sub>J</sub> = $150^{\circ}$ C, its power cycles come to be decreased. |
| Self Protection Supply<br>Voltage Limit (Short-<br>Circuit Protection<br>Capability) | V <sub>PN(PROT)</sub>         | 400V      | Under the conditions where $V_{CC}$ =13.5 ~ 16.5V, non-repetitive,<br>less than 2µs. The maximum supply voltage for safe IGBT turn-<br>off under SC (Short-Circuit Current) or OC (Over Current)<br>condition. The power chip may be damaged if supply voltage<br>exceeds this specification.                                                                              |

### Fault Output Circuit

#### Table 10. Fault-Output Maximum Ratings

| ltem                        | Symbol          | Condition                            | Rating                    | Unit |
|-----------------------------|-----------------|--------------------------------------|---------------------------|------|
| Fault Output Supply Voltage | V <sub>FO</sub> | Applied between V <sub>FO</sub> -COM | -0.3~V <sub>CC</sub> +0.3 | V    |
| Fault Output Current        | I <sub>FO</sub> | Sink Current at V <sub>FO</sub> Pin  | 1.0                       | mA   |

#### Table 11. Electric Characteristics

| ltem                | Symbol           | Conditions                                                     | Min. | Тур. | Max. | Unit |
|---------------------|------------------|----------------------------------------------------------------|------|------|------|------|
| Fault Output Supply | V <sub>FOH</sub> | $V_{SC}\text{=}0V,V_{FO}$ Circuit: 4.7k $\Omega$ to 5V Pull-Up | 4.5  |      |      | V    |
| Voltage             | V <sub>FOL</sub> | $V_{SC}\text{=}1V,V_{FO}$ Circuit: 4.7k $\Omega$ to 5V Pull-Up |      |      | 0.5  | V    |

Because the  $F_0$  terminal is an open-drain type, it should be pulled up to 5V or 15V via a pull-up resistor. The resistor has to satisfy the above specifications.



### Under-Voltage Lockout Protection (UVLO)

The LVIC has an under-voltage lockout protection function to protect low-side IGBTs from operation with insufficient gate driving voltage. A timing chart for this protection is shown in Figure 30.



Figure 30. Timing Chart of Low-Side Under-Voltage Protection Function

#### Notes:

- a1. Control supply voltage rise: After the voltage rises UV<sub>CCR</sub>, the circuits start to operate when next input is applied.
- a2. Normal operation: IGBT ON and carrying current
- a3. Under-voltage detection (UV<sub>CCD</sub>)
- a4. IGBT OFF in spite of control input condition
- a5. Fault output operation starts
- a6. Under-voltage reset (UV<sub>CCR</sub>)
- a7. Normal operation: IGBT ON and carrying current

The HVIC has an under-voltage lockout function to protect the high-side IGBT from insufficient gate driving voltage. A timing chart for this protection is shown in Figure 31. A  $F_0$  alarm is not given for low HVIC bias conditions.



Figure 31. Timing Chart of High-Side Under-Voltage Protection Function

#### Notes:

- b1. Control supply voltage rises: After the voltage reaches  $UV_{BSR}$ , the circuits start to operate when next input is applied.
- b2. Normal operation: IGBT ON and carrying current
- b3. Under-voltage detection  $(UV_{BSD})$
- b4. IGBT OFF in spite of control input condition, but there is no fault output signal.
- b5. Fault output operation starts
- b6. Under-voltage reset (UV<sub>BSR</sub>)
- b7. Normal operation: IGBT ON and carrying current

| ltem              | Parameter                               | Conditions      | Min. | Max. | Unit |
|-------------------|-----------------------------------------|-----------------|------|------|------|
| UV <sub>CCD</sub> | -                                       | Detection Level | 10.5 | 13.0 | V    |
| UV <sub>CCR</sub> |                                         | Reset Level     | 11.0 | 13.5 | V    |
| UV <sub>BSD</sub> | Supply Circuit Onder-Voltage Protection | Detection Level | 10.0 | 12.5 | V    |
| UV <sub>BSR</sub> |                                         | Reset Level     | 10.5 | 13.0 | V    |

 Table 12. Specification for UVLO (Under-Voltage Lockout) Function

### Circuit of Input Signal ( $V_{IN(H)}, V_{IN(L)}$ )

resistors, external pull-down resistors are not needed.  $R_{PF}=4.7k\Omega$  V-Line  $IN_{(UH)}$ ,  $IN_{(VH)}$ ,

Figure 32 shows the I/O interface circuit between the MCU

and Motion-SPM products. Because the Motion-SPM input

logic is active HIGH and there are built-in pull-down

Figure 32. Recommended CPU I/O Interface Circuit

| Table 13. | Maximum | Ratings of Inpu | t and F <sub>o</sub> Pi | ns  |
|-----------|---------|-----------------|-------------------------|-----|
| Itom      | Symbol  | Condition       | Pating                  | llr |

| ltem                              | Symbol          | Condition                                                                                                                                               | Rating                         | Unit |
|-----------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|
| Control<br>Supply<br>Voltage      | V <sub>cc</sub> | $\begin{array}{c} \text{Applied between} \\ V_{CC(H)}\text{-}COM, \\ V_{CC(L)}\text{-}COM \end{array}$                                                  | 20                             | V    |
| Input Signal<br>Voltage           | V <sub>IN</sub> | $\begin{array}{l} \mbox{Applied between} \\ IN_{(UH)}, IN_{(VH)}, \\ IN_{(WH)}\mbox{-}COM \\ IN_{(UL)}, IN_{(VL)}, \\ IN_{(WL)}\mbox{-}COM \end{array}$ | -0.3 ~ V <sub>CC</sub><br>+0.3 | V    |
| Fault Output<br>Supply<br>Voltage | V <sub>FO</sub> | Applied between<br>V <sub>FO</sub> -COM                                                                                                                 | -0.3 ~ V <sub>CC</sub><br>+0.3 | V    |

The input and fault output maximum rating voltages are shown in Table 13. Since the fault output is open-drain configured, its rating is  $V_{CC}$ +0.3V, 15V supply interface is possible. However, it is recommended that the fault output be configured with the 5V logic supply, which is the same as the input signals. It is also recommended that the de-coupling capacitors be placed at both the MCU and Motion-SPM ends of the V<sub>FO</sub> and the signal line as close as possible to each device. The RC coupling at each input (parts shown dotted in Figure 32 might change depending on the PWM control scheme used in the application and the wiring impedance of the application's PCB layout.



Figure 33. Internal Structure of Signal Input Terminal

The  $\mu$ Mini DIP family of Motion-SPM products employs active-HIGH input logic. This removes the sequence restriction between the control supply and the input signal during startup or shutdown operation. Therefore, it makes the system fail-safe. In addition, pull-down resistors are built-in to each input circuit. External pull-down resistors are not needed, reducing external components. The input noise filter inside the Motion-SPM product suppresses short pulse noise and prevents the IGBT from malfunction and excessive switching loss. Furthermore, by lowering the turnon and turn-off threshold voltages of the input signal, as shown in Table 14, a direct connection to 3.3V-class MCU or DSP is possible.

Table 14. Input Threshold Voltage Ratings (at  $V_{cc}$ =15V, T<sub>J</sub>=25°C)

| ltem                             | Symbol               | Condition                                                            | Min. | Max. | Unit |
|----------------------------------|----------------------|----------------------------------------------------------------------|------|------|------|
| Turn-On<br>Threshold<br>Voltage  | V <sub>IN(ON)</sub>  | IN <sub>(UH)</sub> , IN <sub>(VH)</sub> ,<br>IN <sub>(WH)</sub> -COM |      | 2.6  | V    |
| Turn-Off<br>Threshold<br>Voltage | $V_{\text{IN(OFF)}}$ | IN <sub>(UL)</sub> , IN <sub>(VL)</sub> ,<br>IN <sub>(WL)</sub> -COM | 0.8  |      | V    |

As shown in Figure 33, the input signal section of  $\mu$ Mini DIP package family in Motion-SPM products integrates a 5k $\Omega$  (typical) pull-down resistor. Therefore, when using an external filtering resistor between the MCU output and the Motion-SPM input, attention should be given to the signal voltage drop at the Motion-SPM input terminals to satisfy the turn-on threshold voltage requirement. For instance, R=100 $\Omega$  and C=1nF for the parts shown dotted in Figure 32.

#### **Bootstrap Circuit Design**

#### **Operation of Bootstrap Circuit**

The  $V_{BS}$  voltage, which is the voltage difference between  $V_{B(U,V,W)}$  and  $V_{S(U,V,W)}$ , provides the supply to the HVIC within the  $\mu$ Mini-DIP SPM package family in Motion-SPM products. This supply must be in the range of 13.0V~18.5V to ensure that the HVIC can fully drive the high-side IGBT. The  $\mu$ Mini-DIP SPM package includes an under-voltage lockout protection for the  $V_{BS}$  to ensure that the HVIC does not drive the high-side IGBT, if the  $V_{BS}$  voltage drops below a specific voltage (*refer to the datasheet*). This function prevents the IGBT from operating in a high-dissipation mode.

The  $V_{BS}$  floating supply can be generated a number of ways, including the bootstrap method described here (*refer to Figure 34*). This method has the advantage of being simple and inexpensive; however, the duty cycle and on-time are limited by the need to refresh the charge in the bootstrap capacitor. The bootstrap supply is formed by a combination of and bootstrap diode, resistor, and capacitor as shown in Figure 35and Figure 36. The current flow path of the bootstrap circuit is show in Figure 35. When V<sub>S</sub> is pulled down to ground (either through the low-side or the load), the bootstrap capacitor C<sub>BS</sub>) is charged through the bootstrap diode (D<sub>BS</sub>) and the resistor (R<sub>BS</sub>) from the V<sub>CC</sub> supply.



Figure 34. Bootstrap Circuit for the Supply Voltage  $(V_{BS})$  of a HVIC

#### Initial Charging of Bootstrap Capacitor

Adequate on-time duration of the low-side IGBT to fully charge the bootstrap capacitor is required for initial bootstrap charging. The initial charging time ( $t_{charge}$ ) can be calculated from the following equation:

$$t_{charge} = C_{BS} \times R_{BS} \times \frac{1}{\delta} \times In \frac{V_{CC}}{V_{CC} - V_{BS(min)} - V_F - V_{LS}}$$
(10)

where:

 $V_F$  = forward voltage drop across the bootstrap diode;  $V_{BS(min)}$  = minimum value of the bootstrap capacitor;  $V_{LS}$  = voltage drop across the low-side IGBT or load; and  $\delta$  = duty ratio PWM.



Figure 36. Timing Chart of Initial Bootstrap Charging

Figure 37 and Figure 38 show real waveforms of the initial bootstrap capacitor charging.



Figure 37.Each Part Initial Operating Waveform of Bootstrap Circuit (Conditions: V<sub>DC</sub>=300V, V<sub>CC</sub>=15V, C<sub>BS</sub>=22µF, LS IGBT Turn-on Duty=200µs)



Figure 38.Each Part Operating Waveform of Bootstrap Circuit (Conditions: V<sub>DC</sub>=300V, V<sub>CC</sub>=15V, C<sub>BS</sub>=22µF, LS IGBT Full Turn-on)

#### Selection of Bootstrap Capacitor

The bootstrap capacitance can be calculated by:

$$C_{BS} = R \frac{I_{Leak} \times \Delta t}{\Delta V_{BS}}$$
(11)

where:

 $\Delta t$  = maximum on pulse width of high-side IGBT;  $\Delta V_{BS}$  = the allowable discharge voltage of the C<sub>BS</sub> (voltage ripple); and I<sub>Leak</sub> = maximum discharge current of the C<sub>BS</sub>.

Mainly via the following mechanisms:

- Gate charge for turning the high-side IGBT on...
- Quiescent current to the high-side circuit in the HVIC
- Level-shift charge required by level-shifters in HVIC
- Leakage current in the bootstrap diode
- C<sub>BS</sub> capacitor leakage current (ignored for nonelectrolytic capacitors)
- Bootstrap diode reverse recovery charge.

Practically, 2mA of  $I_{Leak}$  is recommended for  $\mu$ Mini-DIP SPM family in Motion-SPM products. By taking consideration of dispersion and reliability, the capacitance is generally selected to be 2~3 times of the calculated one. The C<sub>BS</sub> is only charged when the high-side IGBT is off and the V<sub>S</sub> voltage is pulled down to ground. Therefore, the on-time of the low-side IGBT must be sufficient to ensure that the charge drawn from the C<sub>BS</sub> capacitor can be fully replenished. Hence, there is an inherent minimum on-time for the low-side IGBT (or off-time of the high-side IGBT).

#### **Calculation Examples of Bootstrap Capacitance**

 $I_{Leak}$  = circuit current = 2.0mA (recommendation value)

$$\Delta V_{BS}$$
 = discharged voltage = 0.1V (recommendation value)

 $\Delta t$  = Maximum on pulse width of high-side IGBT = 0.2ms. (depends on user system)

$$C_{BS\_min} = \frac{I_{Leak} \times \Delta t}{\Delta V_{BS}} = \frac{2mA \times 0.2ms}{0.1V} = 4.0 \times 10^{-6}$$
(12)

 $\rightarrow$  More than 2~3 times  $\rightarrow$  8µF.

Note:

 This capacitance value can be changed according to the switching frequency, capacitor used, and recommended V<sub>BS</sub> voltage of 13.0~18.5V (from datasheet). The above result is just a calculation example. This value can be changed according to the actual control method and lifetime of component.



Figure 39. Capacitance of Bootstrap Capacitor on Variation of Switching Frequency

#### Built-in Bootstrap Diode

When the high-side IGBT or FRD conducts, the bootstrap diode ( $D_{BS}$ ) supports the entire bus voltage. Hence, a withstand voltage of more than 600V is recommended. It is important that this diode be fast recovery (recovery time < 100ns) to minimize the amount of charge fed back from the bootstrap capacitor into the  $V_{CC}$  supply. One role of the bootstrap resistor ( $R_{BS}$ ) is to slow down the d $V_{BS}$ /dt and limit initial charging current ( $I_{charge}$ ) of bootstrap capacitor.

Normally, bootstrap circuits consists of bootstrap diode  $(D_{BS})$ , bootstrap resistor  $(R_{BS})$ , and bootstrap capacitor  $(C_{BS})$ . The built-in bootstrap diode of  $\mu$ Mini-DIP SPM package has bootstrap resistor characteristic by special V<sub>F</sub> characteristics (*refer to Figure 40*). Therefore, circuit engineers only need external bootstrap capacitor for bootstrap circuit.

The characteristics of the built-in bootstrap diode in the  $\mu$ Mini-DIP SPM family are:

- Fast recovery diode: 600V/0.5A
- t<sub>rr</sub>: 80ns (typical)
- Have a equivalent resistor characteristic (approximately 15Ω)

| Table 15. | Specification | 1 for | Bootstrap | Diode |
|-----------|---------------|-------|-----------|-------|
|           | opcomoution   | 1101  | Bootstiup | Diode |



Figure 40.V-I Characteristics of Bootstrap Diode in µMini-DIP SPM Package

| Symbol          | Parameter             | Conditions                   | Min. | Тур. | Max. | Unit |
|-----------------|-----------------------|------------------------------|------|------|------|------|
| VF              | Forward Drop Voltage  | $I_F=0.1A, T_C=25^{\circ}C$  | ~    | 2.5  | ~    | V    |
| t <sub>rr</sub> | Reverse Recovery Time | $I_{F}$ =0.1A, $T_{C}$ =25°C | ~    | 80   | ~    | ns   |

#### Circuit of NTC Thermistor (Monitoring of T<sub>c</sub>)

The  $\mu$ Mini-DIP SPM package in the Motion-SPM family include a NTC (Negative Temperature Coefficient) thermistor for module case temperature (T<sub>C</sub>) sensing. This thermistor is located in ceramic substrate with the power chip (IGBT/FRD). Therefore, the thermistor can accurately reflect the temperature of the power chip (*see Figure 41*).



Figure 42.R-T Curve of NTC Thermistor in µMini-DIP SPM Package

#### AN-9070

Normally, circuit designers use two kinds of circuit for temperature protection (monitoring) by NTC thermistor. One is circuit by ADC (Analog-Digital Converter). The other is circuit by comparator. Figure 43 and Figure 44 show examples of application circuits with an NTC thermistor.







Figure 44.Over-Temperature Protection Circuit by Comparator with NTC Thermistor



| T <sub>NTC</sub> (℃) | R <sub>min</sub> (kΩ) | R <sub>cent</sub> (kΩ) | R <sub>max</sub> (kΩ) | T(℃) | R <sub>min</sub> (kΩ) | R <sub>cent</sub> (kΩ) | R <sub>max</sub> (kΩ) |
|----------------------|-----------------------|------------------------|-----------------------|------|-----------------------|------------------------|-----------------------|
| 0                    | 153.8063              | 158.2144               | 162.7327              | 30   | 37.1428               | 37.6431                | 38.1463               |
| 1                    | 146.0956              | 150.1651               | 154.3326              | 31   | 35.5329               | 36.0351                | 36.5408               |
| 2                    | 138.8168              | 142.5725               | 146.4152              | 32   | 34.0011               | 34.5041                | 35.0111               |
| 3                    | 131.9431              | 135.4081               | 138.9502              | 33   | 32.5433               | 33.0462                | 33.5534               |
| 4                    | 125.4497              | 128.6453               | 131.9091              | 34   | 31.1555               | 31.6573                | 32.164                |
| 5                    | 119.3135              | 122.2594               | 125.2655              | 35   | 29.834                | 30.3339                | 30.8392               |
| 6                    | 113.5129              | 116.2273               | 118.9947              | 36   | 28.576                | 29.0734                | 29.5764               |
| 7                    | 108.0276              | 110.5275               | 113.0739              | 37   | 27.3776               | 27.8717                | 28.372                |
| 8                    | 102.8388              | 105.1398               | 107.4814              | 38   | 26.2356               | 26.726                 | 27.2228               |
| 9                    | 97.9288               | 100.0454               | 102.1974              | 39   | 25.1472               | 25.6332                | 26.1261               |
| 10                   | 93.2812               | 95.2267                | 97.2031               | 40   | 24.1094               | 24.5907                | 25.0792               |
| 11                   | 88.8803               | 90.6673                | 92.481                | 41   | 23.1198               | 23.596                 | 24.0796               |
| 12                   | 84.7119               | 86.3519                | 88.0148               | 42   | 22.1759               | 22.6466                | 23.1249               |
| 13                   | 80.7624               | 82.2661                | 83.7894               | 43   | 21.2753               | 21.7401                | 22.2129               |
| 14                   | 77.019                | 78.3963                | 79.7903               | 44   | 20.4158               | 20.8746                | 21.3416               |
| 15                   | 73.47                 | 74.7302                | 76.0043               | 45   | 19.5953               | 20.0478                | 20.5088               |
| 16                   | 70.1042               | 71.2558                | 72.4189               | 46   | 18.812                | 19.258                 | 19.7126               |
| 17                   | 66.9112               | 67.962                 | 69.0224               | 47   | 18.0638               | 18.5032                | 18.9514               |
| 18                   | 63.8812               | 64.8386                | 65.8039               | 48   | 17.3492               | 17.7818                | 18.2234               |
| 19                   | 61.005                | 61.8759                | 62.753                | 49   | 16.6663               | 17.0921                | 17.5269               |
| 20                   | 58.2739               | 59.0647                | 59.8601               | 50   | 16.0137               | 16.4325                | 16.8605               |
| 21                   | 55.6798               | 56.3961                | 57.116                | 51   | 15.3899               | 15.8016                | 16.2227               |
| 22                   | 53.2152               | 53.8628                | 54.5127               | 52   | 14.7934               | 15.1981                | 15.6122               |
| 23                   | 50.8732               | 51.4569                | 52.0422               | 53   | 14.223                | 14.6205                | 15.0277               |
| 24                   | 48.6469               | 49.1715                | 49.6969               | 54   | 13.6773               | 14.0677                | 14.4678               |
| 25                   | 46.53                 | 47                     | 47.47                 | 55   | 13.1552               | 13.5385                | 13.9316               |
| 26                   | 44.4567               | 44.936                 | 45.4159               | 56   | 12.6556               | 13.0318                | 13.4178               |
| 27                   | 42.4868               | 42.9737                | 43.4618               | 57   | 12.1774               | 12.5465                | 12.9255               |
| 28                   | 40.6147               | 41.1075                | 41.6021               | 58   | 11.7195               | 12.0815                | 12.4536               |
| 29                   | 38.8351               | 39.3323                | 39.8319               | 59   | 11.281                | 11.6361                | 12.0011               |
| 30                   | 37.1428               | 37.6431                | 38.1463               | 60   | 10.861                | 11.2091                | 11.5673               |

#### Table 16. R-T Table of NTC Thermistor (1-1)]

| Table 17. | R-T Table | of NTC | Thermistor (1-2) |
|-----------|-----------|--------|------------------|
|-----------|-----------|--------|------------------|

| T <sub>NTC</sub> (℃) | R <sub>min</sub> (kΩ) | R <sub>cent</sub> (kΩ) | R <sub>max</sub> (kΩ) | T(°C) | R <sub>min</sub> (kΩ) | R <sub>cent</sub> (kΩ) | R <sub>max</sub> (kΩ) |
|----------------------|-----------------------|------------------------|-----------------------|-------|-----------------------|------------------------|-----------------------|
| 61                   | 10.4594               | 10.8007                | 11.152                | 91    | 3.6675                | 3.8463                 | 4.0334                |
| 62                   | 10.0746               | 10.4091                | 10.7536               | 92    | 3.5505                | 3.7253                 | 3.9084                |
| 63                   | 9.7058                | 10.0336                | 10.3714               | 93    | 3.4377                | 3.6087                 | 3.7879                |
| 64                   | 9.3522                | 9.6734                 | 10.0046               | 94    | 3.329                 | 3.4963                 | 3.6716                |
| 65                   | 9.0133                | 9.3279                 | 9.6525                | 95    | 3.2242                | 3.3878                 | 3.5593                |
| 66                   | 8.6882                | 8.9963                 | 9.3145                | 96    | 3.1235                | 3.2836                 | 3.4515                |
| 67                   | 8.3764                | 8.6782                 | 8.9899                | 97    | 3.0264                | 3.183                  | 3.3473                |
| 68                   | 8.0773                | 8.3727                 | 8.6782                | 98    | 2.9328                | 3.086                  | 3.2468                |
| 69                   | 7.7902                | 8.0795                 | 8.3787                | 99    | 2.8425                | 2.9923                 | 3.1497                |
| 70                   | 7.5147                | 7.7979                 | 8.091                 | 100   | 2.7553                | 2.9019                 | 3.0559                |
| 71                   | 7.2496                | 7.5268                 | 7.8138                | 101   | 2.6712                | 2.8146                 | 2.9654                |
| 72                   | 6.995                 | 7.2663                 | 7.5474                | 102   | 2.5901                | 2.7303                 | 2.8779                |
| 73                   | 6.7505                | 7.016                  | 7.2913                | 103   | 2.5117                | 2.6489                 | 2.7933                |
| 74                   | 6.5157                | 6.7755                 | 7.045                 | 104   | 2.436                 | 2.5703                 | 2.7117                |
| 75                   | 6.2901                | 6.5443                 | 6.8082                | 105   | 2.363                 | 2.4943                 | 2.6327                |
| 76                   | 6.0739                | 6.3227                 | 6.581                 | 106   | 2.2921                | 2.4206                 | 2.556                 |
| 77                   | 5.8662                | 6.1096                 | 6.3624                | 107   | 2.2236                | 2.3493                 | 2.4819                |
| 78                   | 5.6665                | 5.9046                 | 6.1521                | 108   | 2.1575                | 2.2805                 | 2.4102                |
| 79                   | 5.4745                | 5.7075                 | 5.9498                | 109   | 2.0936                | 2.2139                 | 2.3409                |
| 80                   | 5.2899                | 5.5178                 | 5.7549                | 110   | 2.0319                | 2.1496                 | 2.2739                |
| 81                   | 5.1129                | 5.3358                 | 5.568                 | 111   | 1.9725                | 2.0877                 | 2.2094                |
| 82                   | 4.9426                | 5.1607                 | 5.3879                | 112   | 1.9151                | 2.0278                 | 2.147                 |
| 83                   | 4.7788                | 4.9921                 | 5.2145                | 113   | 1.8596                | 1.9699                 | 2.0866                |
| 84                   | 4.6211                | 4.8299                 | 5.0475                | 114   | 1.806                 | 1.9139                 | 2.0282                |
| 85                   | 4.4694                | 4.6736                 | 4.8866                | 115   | 1.7541                | 1.8598                 | 1.9716                |
| 86                   | 4.3228                | 4.5226                 | 4.731                 | 116   | 1.7042                | 1.8076                 | 1.9171                |
| 87                   | 4.1817                | 4.3771                 | 4.5811                | 117   | 1.6559                | 1.7572                 | 1.8644                |
| 88                   | 4.0459                | 4.2369                 | 4.4366                | 118   | 1.6092                | 1.7083                 | 1.8134                |
| 89                   | 3.915                 | 4.1019                 | 4.2973                | 119   | 1.564                 | 1.6611                 | 1.7639                |
| 90                   | 3.789                 | 3.9717                 | 4.1629                | 120   | 1.5203                | 1.6153                 | 1.7161                |

APPLICATION NOTE

### **General Application Circuit Example**

Figure 46 shows a general application circuitry of interface schematic with control signals connected directly to an MCU.



Figure 46. General Application Circuitry for µMini-DIP SPM Package (One-SHUNT Solution)



Figure 47.PCB Layout Guidance

AN-9070

### **Packaging Specification**



#### Figure 48.SPM26-AAA Packaging Specification



Figure 49.SPM26-AAB Packaging Specification

### **Related Resources**

| FNA40560 — | Smart Power | Module 1 | Motion-SPM <sup>TM</sup> |
|------------|-------------|----------|--------------------------|
|            |             |          |                          |

FNA40860 — Smart Power Module Motion-SPM<sup>TM</sup>

<u>FNA41060</u> — Smart Power Module Motion-SPM<sup>TM</sup>

<u>FNA41560</u> — Smart Power Module Motion-SPM<sup>TM</sup>

<u>FNB40560 — Smart Power Module Motion-SPM<sup>TM</sup></u>

FNB41060 — Smart Power Module Motion-SPM<sup>TM</sup>

<u>FNB41560 — Smart Power Module Motion-SPM<sup>TM</sup></u>

AN-9071 — Smart Power Module Motion-SPM<sup>TM</sup> in µMini DIP SPM<sup>®</sup> Thermal Performance Information

AN-9072 — Smart Power Module Motion-SPM<sup>™</sup> in µMini DIP SPM<sup>®</sup> Mounting Guidance

<u>RD-344 — Reference Design for FNA41560 (One Shunt Solution)</u>

<u>RD-345 — Reference Design for FNA41560 (Three Shunt Solution)</u>

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

34

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.