# **Contents** | Features ······ | 1 | |--------------------------------------------------------|----| | Block Diagram····· | 1 | | Pin Assignment ····· | 2 | | Description of Terminals | 2 | | Description of Operation | 3 | | 1.Serial interface ······ | 3 | | 2.Command configuration | 5 | | 3.Initialization | 9 | | 4. Processing of none-existent data and end-of-month 1 | 10 | | 5.Interrupt 1 | | | 6.Power voltage detecting circuit ······· 1 | 13 | | 7.Example of software treatment 1 | 14 | | Samples of Applied Circuits 1 | 15 | | Dimensional Outline Diagram 1 | 16 | | Order Specification | 16 | | Adjustment of Oscillating Frequency | 17 | | 1.Configuration of the oscillating circuit | 17 | | 2.Measurement of oscillating frequencies | | | 3.Adjustment of oscillating frequencies | | | Absolute Maximum Ratings | | | Recommended Operating Conditions | | | Oscillation Characteristics | 19 | | DC Electrical Characteristics | | | AC Electrical Characteristics | | | Sample of Characteristics | | Real-Time Clock S-3511A S-3511A is a CMOS real-time clock IC, which is designed to transfer or set each data of a clock and calender as requested by a CPU. It provides connection with a CPU via three wires and has an interrupt/alarm feature, allowing the alleviation of software treatment on the side of a host. It also works on lower power with the oscillating circuit operated at a constant voltage. Its package uses an extremely small and thin type of eight-pin SSOP. #### ■ Features · Low power consumption : 0.7 $\mu$ A typ. (V<sub>DD</sub>=3.0 V) - Wide area of operating voltage : 1.7 to 5.5 V - BCD input/output of year, month, day, day of a week, hour, minute and second - · CPU interface via three wires - .. Auto calender till the year of 2,099 (automatic leap year arithmetic feature included) - · Built-in power voltage detecting circuit - · Built-in constant voltage circuit - · Built-in flag generating circuit on power on/off - · Built-in alarm interrupter - · Steady-state interrupt frequency/duty setting feature - · Built-in 32 KHZ crystal oscillating circuit (Internal Cd, External Cg) - · 8-pin SSOP package (terminal pitch: 0.65 mm) ### Applications - · Cellular phone - ·PHS - · A variety of pagers - · TV set and VCR - · Camera #### Block Diagram Figure 1 Block diagram ### ■ Pin Assignment Figure 2 Pin assignment ### ■ Description of Terminals | Terminal<br>Num. | Abbreviation | Description | Configuration | |------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | 1 | INT | Alarm interrupt output terminal. Depending on the mode set by the INT register and status register, it outputs low or Clock when time is reached. It is disabled by rewriting the status register. | N-channel open drain output<br>(No protective diode on the<br>side of VDD) | | 2 | XIN | Crystal oscillator connect terminal (32,768 HZ) | | | 3 | XOUT | (Internal Cd, External Cg) | | | 4 | VSS | Negative power supply terminal (GND) | _ | | 5 | CS | Chip select input terminal. During "H": The SIO terminal allows data input/output. The SCK terminal allows data input. During "L": The SIO terminal is in the High-Z state. The SCK terminal is in the input-disabled state. | CMOS input (Included pull-<br>down resistance. No protective<br>diode on the side of VDD) | | 6 - | SCK | Serial clock input terminal. The input/output of data from the SIO terminal is performed in synchronization with this clock. However, the clock is not accepted while the CD terminal is "L." | CMOS input (No protective diode on the side of VDD) | | 7 | SIO | Serial data input/output terminal. It is normally in the High-Z state while the CS terminal is "L." When the CS terminal changes from "L" to "H", the SIO terminal is set to an input terminal. It will be set to an input or output terminal, depending on an subsequently input command. | N channel open drain output<br>(No protective diode on the<br>side of VDD)<br>CMOS input | | 8 | VDD | Positive power supply terminal. | | Table 1 Description of terminals ### **■** Description of Operation #### 1.Serial interface S-3511A receives various commands via a three-wire serial interface to read/write data. This section covers the transfer methods of this product. #### 1-1. Data reading When you input data from the SIO terminal in synchronization with the falling of the SCK terminal after turning the CS terminal to "H", the data is included into the inside of S-3511A at the eighth rising of the SCK clock and the state of data reading is reached when the R/W bit has "1". The state leads to output of data corresponding each command in synchronization with the falling of subsequent SCK clock input. [ Note ] When the number of SCK clocks is less than eight, the state of clock waiting is reached and no processing is done. When SCK clocks are more than required, they are processed in order from the first and the clocks other than those required are ignored. #### (1) Real-time data reading 1 #### (2) Real-time data reading 2 # (3) Status register reading Figure 3 Read communication #### 1-2.Data writing When you input data from the SIO terminal in synchronization with the falling of the SCK terminal after turning the CS terminal to "H", the data is included into the inside of S-3511A at the eighth rising of the SCK clock and the state of data reading is reached when the $R/\overline{W}$ bit has "0". In the state, the data is written to registers according each command in synchronization with the falling of subsequent SCK clock input. #### (1) Real-time data writing 1 #### (2) Real-time data writing 2 ### (3) Status register writing Figure 4 Write communication ### 1-3. Communication data configuration After turning the CS terminal to "H", send four-bit fixed code "0110" and succeedingly transfer the command of a 3-bit length and read/write command of a one-bit length. Figure 5 Communication data ### 2.Command configuration There are seven types of commands which read from and write to various registers. The table below lists them. Any command that is not listed in the table provides no operation. | C2 | C1 | C0 | Description | |----|----|----|-----------------------------------------------------------------------------------------| | 0 | 0 | 0 | Reset (00 (year), 01 (month), 01 (day), 0 (day of week), 00 (minute), 00 (second)) (*1) | | 0 | 0 | 1 | Status register access | | 0 | 1 | 0 | Real-time data access 1 (year data to) | | 0 | 1 | 1 | Real-time data access 2 (hour data to) | | 1 | 0 | 0 | Alarm time/frequency duty setting 1 | | 1 | 0 | 1 | Alarm time/frequency duty setting 2 | | 1 | 1 | 0 | Test mode start (*2) | | 1 | 1 | 1 | Test mode end (*2) | - (\*1) Don't care the R/W bit of this command. - (\*2) This command is access-disabled due to specific use for the IC test. Table 2 Command list ### 2-1. Real-time data register The real-time data register is a fifty-six-bit register which stores the BCD code of the data of year, month, day, day of week, hour, minute and second. Any read/write operation performed by the real-time data access command sends or receives the data from LSB on the first digit of the year data. Figure 6 Real-time data register #### 2-2. Status register The status register is an eight-bit register which allows you to display and set various modes. The POWER flag is read-only and others are read/write-enabled. Figure 7 Status register **B7:POWER** This flag turns to "1" if the power voltage detecting circuit operates during power-on or changes in power voltage (below VDET). Once turning to "1", this flag does not turns back to "0" even when the power voltage reaches or exceeds the detected voltage. When the flag is "1", you must send the reset command and turn it to "0". It is a read-only flag. B6: 12/24 This flag is used to set 12-hour or 24-hour expression. 0: 12-hour expression 1: 24-hour expression **B5:INTAE** This flag is used to choose the state of INT terminal output with interrupt output set. Enable this flag after setting alarm time that forms a meeting condition in the INT register: 0: Alarm interrupt output is disabled. 1: Alarm interrupt output is enabled. **B3:INTME** This flag is used to make the output of the INT terminal per-minute edge interrupt or per-minute steady interrupt. To make the output per-minute steady interrupt, set "1" at INTME and INTFE. 0: Alarm interrupt or selected frequency steady interrupt output 1: Per-minute edge interrupt or per-minute steady interrupt output B1:INTFE This flag is used to make the output of the INT terminal per-minute steady interrupt output (a period of one minute, 50% of duty) or selected frequency steady interrupt. Note that the INT register is considered as the data of frequency/duty if selected frequency steady interrupt is chosen. 0: Alarm interrupt or selected frequency steady interrupt output 1: Per-minute edge interrupt or per-minute steady interrupt output B4, B2 and B0: If having written contents, they are ignored. When they are read, "0" can be read from them. #### 2-3. Alarm time/Frequency duty setting register The alarm time/frequency duty setting register is a sixteen-bit register which sets alarm time or frequency duty. They are switched by INTAE or INTFE register. $\overline{AM}/PM$ flag to be set must be in accordance with 12-hour or 24-hour expression. If $\overline{AM}/PM$ flag is not rightly then set hour data is not met to alarm data. The alarm time/frequency duty setting register is a write-only register. #### (1) When INTAE = 1 INT register Figure 8 INT register (alarm) INT register is considered as alarm time data. Having the same configuration as the time and minutes registers of real-time register configuration, they represent hours and minutes with BCD codes. When setting them, do not set any none-existent day. Data to be set must be in accordance with 12-hour or 24-hour expression that is set at the status register. #### (2) When INTFE = 1 INT register is considered as frequency duty data. By turning each bit of the registers to "1", a frequency corresponding to each bit is chosen in an ANDed form. ### INT register | f0 | 32768HZ | f4 | 2048HZ | f8 | 128HZ | f12 | 8HZ | | |----|---------|----|--------|-----|-------|-----|-----|--| | f1 | 16384HZ | f5 | 1024HZ | f9 | 64HZ | f13 | 4HZ | | | f2 | 8192HZ | f6 | 512HZ | f10 | 32HZ | f14 | 2HZ | | | f3 | 4096HZ | f7 | 256HZ | f11 | 16HZ | f15 | 1HZ | | Figure 9 INT register (frequency duty) #### 2-4. Test flag The test flag is a one-bit register which is assigned to MSB of the second data of the real-time data register. If a transferred data is considered as the test mode starting data due to the receiving of the test mode starting data or noises, "1" is set. When "1" is set, you must send the test mode ending command or reset command. ## 3.Initialization Note that S-3511A has different initializing operations, depending on states. #### 3-1. When power is turned on When power is turned on, the status register is set to "82h" and the INT register to "8000h" by the power-on detecting circuit. In other words, "1" is sets at the bit 7 (POWER flag) of the status register and the clock of 1HZ is output from the $\overline{\text{INT}}$ terminal. This is provided to adjust oscillating frequencies. In normal use, the reset command must be sent when power is turned on. Real-time data register : 00 (year), 01 (month), 01 (day), 0 (day of week), 00 (hour), 00 (minute), 00 (second) Status register : "82h" INT register : "8000h" ### 3-2. When the power voltage detecting circuits operates The power voltage detecting circuit included in S-3511A operates and sets "1" at the bit 7 (POWER flag) of the internal status register when power is turned on or power voltage is reduced. Once "1" is set, it is held even after the power voltage gets equal to or higher than the detected power voltage. When the flag has "1", you must send the reset command from CPU and initialize the flag. At this point, other registers does not change. However, if the POWER flag has "0" during the power-on reset of CPU (S-3511A does not reach any indefinite area during backup), you do not have to send the reset command. #### 3-3. When the reset command is received When the reset command is received, each register turns as follows: Real-time data register : 00 (yea : 00 (year), 01 (month), 01 (day), 0 (day of week), 00 (hour), 00 (minute), 00 (second) Status register : "00h" INT register : "0000h" Figure 11 Initializing ### 4. Processing of none-existent data and end-of-month When writing real-time data, validate it and treat any invalid data and end-of-month correction. #### [ None-existent data processing ] Table 3 None-existent data processing | Register | Normal data | Error data | Result | |--------------------------------------|--------------------|----------------------------------------------|----------| | Year data | 00 to 99 | XA to XF, AX to FX | 00 | | Month data | 01 to 12 | 00, 13 to 19, XA to XF | 01 | | Day data | 01 to 31 | 00, 32 to 39, XA to XF | 01 | | Day of week data | 0 to 6 | 7 | 0 | | Hour data (24-hour)<br>(*) (12-hour) | 0 to 23<br>0 to 11 | 24 to 29, 3X, XA to XF<br>12 to 19, XA to XF | 00<br>00 | | Minute data | 00 to 59 | 60 to 79, XA to XF | 00 | | Second data (**) | 00 to 59 | 60 to 79, XA to XF | 00 | (\*) For 12-hour expression, write the AM/PM flag. The AM/PM flag is ignored in 24-hour expression, but "0" for 0 to 11 o'clock and "1" for 12 to 23 o'clock are read in a read operation. (\*\*) None-existent data processing for second data is performed by a carry pulse one second after the end of writing. At this point, the carry pulse is sent to the minute ### [ End-of-month correction ] Any none-existent day is corrected to the first day of the next month. For example, February 30 is changed to March 1. Leap-year correction is also performed here. ### 5.Interrupt There are five types of output format from the INT terminal, which are selected by the INTAE, INTME and INTFE bits of the status register. #### (1) Alarm interrupt output Alarm interrupt is enabled by setting hour and minute data to the INT register and turning the status register's INTAE to "1" and INTME and INTFE to "0". When set hour data is met, low is output from the INT terminal. Since the output is held, rewrite INTAE of the status register to "0" through serial communication to turn the output to high (OFF state). #### (2) Selected frequency steady interrupt output When you set frequency/duty data to the INT register and turn the status register's INTME to "0" and INTFE to "1", clock set at the INT register is output from the $\overline{\text{INT}}$ terminal. ### (3) Per-minute edge interrupt output When a first minute carry is performed after the status register's INTME is set with "1" and INTFE with "0", low is output from the INT terminal. Since the output is held, rewrite INTAE, INTME and INTFE of the status register through a serial communication. #### (4) Per-minute steady interrupt output When a first carry is performed after the status register's INTME and INTFE are set with "1", clock is output from the INT terminal with a period of one minute (50% duty) Note 1: If changing an output mode, give care to the state of the INT register and output. Note 2: If per-minute edge interrupt output or per-minute steady interrupt output is chosen, the INT register have no meaning. | NO. | INTAE | INTME | INTFE | Description | |-----|-------|-------|-------|--------------------------------------------| | 0 | 0 | 0 | 0 | Output disabled | | 1 | * | 0 | 1 | Selected frequency steady interrupt output | | 2 . | * | 1 | 0 | Per-minute edge interrupt output | | 3 | * | 1 | 1 | Per-minute steady interrupt output | | 4 | 1 | 0 | 0 | Alarm interrupt output | Note \*: Don't care. Table 4 Interrupt description Figure 12 Output mode ### 6. Power voltage detecting circuit S-3511A has an internal power voltage detecting circuit. This circuit gives sampling movement for only 15.6msec. once a second. If the power voltage decreases below the detected voltage (VDET), sampling movement stops. Only when subsequent communication is of the status read command, the output of the latch circuit is transferred to the sift register and the sampling movement is resumed. Decrease in power voltage can be monitored by reading the POWER flag. That is to say, once decrease in power voltage is detected, any detecting operation is not performed and "H" is held unless you perform initialization or send the status read command. #### [ Note ] When power voltage is increased and the first read operation is performed after decrease in power voltage occurs and the latch circuit latches "H", "1" can be read on the POWER flag. However, if the next read operation is performed after the sampling of the detecting circuit, the POWER flag is reset since sampling is subsequently allowed. See the timing diagram below. Figure 13 Timing of the power voltage detecting circuit #### 7. Example of software treatment ### (1) Initialization flow at power-on (\*1) If S-3511 is back-up and power is turned on only on the CPU side, the reset command does not need transferring. 1. - (\*2) If conditions are no good (e.g., noise) and probable changes in commands occurs via serial communications, it is recommended to make sure the TEST flag. - (\*3) The test ending command may be used alternately Figure 14 Initialization flow ### Samples of Applied Circuits Due to the I/O terminal with no protective diode on the VDD side, the relation of VCC≥ VDD has no problem. But give great care to the standard. Make communications after the system power is turned on and a stable state is obtained. System power S-3511AEFS VDD CS External CPU Vss Xin Xout Cg Figure 15 Applied circuit 1 Make communications after the system power is turned on and a stable state is obtained. Figure 16 Applied circuit 2 ### Dimensional Outline Diagram (Unit: mm) # **Eight-pin SSOP** Figure 17 Dimensional outline diagram ### ■ Order Specification #### ■ Adjustment of Oscillating Frequency #### 1. Configuration of the oscillating circuit Since crystal oscillation is sensitive to external noises (clock accuracy is affected), the fallowing measures must be taken in configuring the oscillating circuit: - (1) S-3511A, crystal oscillator and external capacitor (Cg) are placed as close to each other as possible. - (2) Make high the insulation resistance between terminals and the board between XIN and XOUT. - (3) Do not place any signal or power lines close to the oscillating circuit. Figure 18 Connection diagram #### 2. Measurement of oscillating frequencies When power is turned on, S-3511A has the internal power-on detecting circuit operating and outputs a signal of 1HZ from the INT terminal to select the crystal oscillator and optimize the Cg value. Turn power on and measure the signal with a frequency counter following the circuit configuration shown in Figure 22. Refer to 9 and 12 pages in this document for further information. (\*) If the error range is $\pm 1$ ppm in relation to 1HZ, time is shifted by approximately 2.6 seconds a month: $10^{-6(1\text{ppm})} \times 60 \text{ seconds} \times 60 \text{ minutes} \times 24 \text{ hours} \times 30 \text{ days} = 2.592 \text{ seconds}$ Figure 19 Connection diagram Note 1: Use a high-accuracy frequency counter (1ppm order). Note 2: Since the 1HZ signal continues to be output, you must send the reset command in normal operation. Note 3: Determine Cg with its frequency slow/fast range property referred. #### 3. Adjustment of oscillating frequencies Matching of a crystal oscillator with the nominal frequency must be performed with suspended capacity on the board included. Select a crystal oscillator and optimize the Cg value in accordance with the flow chart below. - For making matching adjustment of the IC with a crystal, contact an appropriate crystal maker to determine the CL value (load capacity) and RI value (equivalent serial capacity). The CL value = 6pf and RI value = 30KΩ TYP. are recommended values. - (\*2) Cg value selection must be performed on the actual PCB since suspended capacity affects it. Select the Cg value in a range from 3pf to 35pf. If the frequency does not match, change the CL value of the crystal. - (\*3) Adjust the rotation angle of the variable capacity so that the capacity value is somewhat smaller than the center, and confirm the oscillating frequency and the center value of the variable capacity. This is done in order to make the capacity of the center value smaller than one half of the actual capacity value because a smaller capacity value makes a greater quantity of changes in a frequency. If the frequency does not match, change the CL value of the crystal. - Note 1: Oscillating frequencies are changed by ambient temperature and power voltage. Refer to property samples. - Note 2: The 32KHZ crystal oscillator operates slower at higher or lower ambient temperature than 20 to 25°C. Therefore, it is recommended to adjust of set the oscillator to operate somewhat faster at normal temperature. ### Absolute Maximum Ratings Table 5 Absolute maximum ratings | ltem | Symbol | Rating | Unit | Applicable terminal, conditions | |-----------------------|------------------|----------------|------|---------------------------------| | Power voltage | VDD | - 0.3 to + 6.5 | V | <del>-</del> | | Input voltage | V <sub>IN</sub> | - 0.3 to + 6.5 | ٧ | SCK, SIO | | Output voltage | V <sub>OUT</sub> | - 0.3 to + 6.5 | V | SIO, INT | | Operating temperature | T <sub>opr</sub> | - 40 to + 85 | °C | VDD = 3.0V | | Retention temperature | T <sub>stg</sub> | - 55 to + 125 | °C | _ | # **■** Recommended Operating Conditions Table 6 Recommended operating conditions | ltem | Symbol | Condition | Min. | Тур. | Max. | Unit | |-----------------------|--------|-----------|------|------|------|------| | Power voltage · | VDD | | 1.7 | 3.0 | 5.5 | ٧ | | Operating temperature | Topr | _ | - 20 | + 25 | + 70 | °C | ### Oscillation Characteristics Table 7 Oscillation characteristics (Ta = 25°C, VDD = 3V, DS-VT-200 (crystal oscillator, CL = 6pF, 32,768HZ) manufactured by Seiko Electronic Part Co., Ltd.) | ltem | Symbol | Condition | Min. | Тур. | Max. | Unit | |------------------------------|------------------|------------------------------|------|----------|------|-------| | Oscillation start voltage | V <sub>STA</sub> | Within ten seconds | 1.7 | | 5.5 | V | | Oscillation start time | TSTA | _ | _ | <b>–</b> | 1 | SEC | | IC-to-IC frequency diversity | δις | _ | - 10 | | + 10 | ppm | | Frequency voltage diversity | δν | VDD = 1.7 to 5.5V | -3 | | + 3 | ppm/V | | Input capacity | Cg | Applied to the XIN terminal | 3 | | 35 | pF | | Output capacity | Cd | Applied to the XOUT terminal | | 12 | | рF | # ■ DC Electrical Characteristics Table 8 DC characteristics (3V) (Ta = 25°C, VDD = 3V, DS-VT-200 (crystal oscillator, CL = 6pF, 32,768HZ) manufactured by Seiko Electronic Part Co., Ltd.) | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Applicable<br>terminal | |-----------------------------------|--------------------|--------------------------------------------|---------|------|---------|------|--------------------------| | Range of operating voltage | VDD | Ta = - 20 to + 70°C | 1.7 | 3.0 | 5.5 | > | <u></u> | | Drain current 1 | I <sub>DD1</sub> | During no communications | | 0.7 | 1.5 | ٧ | | | Drain current 2 | I <sub>DD2</sub> | During<br>communications<br>(SCL = 100KHZ) | _ | 5.5 | 10 | μA | _ | | Input leak current 1 | I <sub>ILL1</sub> | V <sub>IN</sub> = VDD | - 0.5 | _ | 0.5 | μА | SCK,SIO | | input leak current 2 | I <sub>ILL2</sub> | V <sub>IN</sub> = VSS | - 0.5 | _ | 0.5 | μА | SCK,SIO | | Input current 1 | l <sub>IL1</sub> · | V <sub>IN</sub> = 5.5V | 2 | 6 | 20 | μΑ | cs | | Input current 2 | I <sub>IL2</sub> | V <sub>IN</sub> = 0.4V | 40 | 110 | 300 | μΑ | CS | | Output leak current1 | lozh | V <sub>OUT</sub> = VDD | - 0.5 | _ | 0.5 | μΑ | ĪNT, SIO | | Output leak current2 | lozL | V <sub>OUT</sub> = VSS | - 0.5 | | 0.5 | Δىμ | ĪNT, SIO | | Input voltage 1 | V <sub>IH</sub> | _ | 0.8xVDD | | | ٧ | sio, <del>SCK</del> , cs | | Input voltage 2 | V <sub>IL</sub> | | _ | _ | 0.2xVDD | ٧ | sio, sck, cs | | Output current 1 | l <sub>OL1</sub> | V <sub>OUT</sub> = 0.4V | 1.5 | 2.5 | | mA | INT | | Output current 2 | I <sub>OL2</sub> | V <sub>OUT</sub> = 0.4V | 5 | 10 | _ | mA | SIO | | Power voltage detecting voltage 1 | V <sub>DET1</sub> | Ta = + 25°C | 1.8 | 2.0 | 2.2 | V | | | Power voltage detecting voltage 2 | V <sub>DET2</sub> | Ta = - 20 to + 70°C | 1.72 | _ | 2.3 | V | | Table 9 DC characteristics (5V) (Ta = 25°C, VDD = 3V, DS-VT-200 (crystal oscillator, CL = 6pF, 32,768HZ) manufactured by Seiko Electronic Part Co., Ltd.) | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Applicable<br>terminal | |-----------------------------------|-------------------|--------------------------------------|----------|------|----------|------|--------------------------| | Range of operating voltage | VDD | Ta = - 20 to + 70°C | 1.7 | 3.0 | 5.5 | ٧ . | | | Drain current 1 | I <sub>DD1</sub> | During no communications | _ | 1.6 | 3.0 | ٧ | _ | | Drain current 2 | I <sub>DD2</sub> | During communications (SCL = 100KHZ) | <u> </u> | 12 | 20 | μΑ | | | Input leak current 1 | l <sub>ILL1</sub> | V <sub>IN</sub> = VDD | - 0.5 | | 0.5 | μΑ | SCK,SIO | | Input leak current 2 | I <sub>ILL2</sub> | V <sub>IN</sub> = VSS | - 0.5 | _ | 0.5 | μA | SCK,SIO | | Input current 1 | l <sub>IL1</sub> | V <sub>IN</sub> = 5.5V | 10 | 25 | 50 | μΑ | cs | | Input current 2 | I <sub>IL2</sub> | V <sub>IN</sub> = 0.4V | 100 | 175 | 400 | μA | CS | | Output leak current1 | lozh | V <sub>OUT</sub> = VDD | - 0.5 | - | 0.5 | μA | INT, SIO | | Output leak current2 | lozL | V <sub>OUT</sub> = VSS | - 0.5 | _ | ₹ 0.5 | μΑ | ĪNT, SIO | | Input voltage 1 | V <sub>IH</sub> | | 0.8xVDD | _ | | V | sio, <del>sck</del> , cs | | Input voltage 2 | VIL | _ | _ | _ | .0.2xVDD | v | sio, sck, cs | | Output current 1 | l <sub>OL1</sub> | V <sub>OUT</sub> = 0.4V | 2.0 | 3.5 | · — | mA | INT | | Output current 2 | I <sub>OL2</sub> | V <sub>OUT</sub> = 0.4V | 6 | 12 | | mA | SIO | | Power voltage detecting voltage 1 | V <sub>DET1</sub> | Ta = + 25°C | 1.8 | 2.0 | 2.2 | ٧ | _ | | Power voltage detecting voltage 2 | V <sub>DET2</sub> | Ta = - 20 to + 70°C | 1.72 | | 2.3 | V | _ | ### ■ AC Electrical Characteristics Table 10 AC characteristics 1 (S-3511A, RL = $10K\Omega$ , CL = 80pF) Conditions: $VDD = 1.7V \text{ to } 5.5V, Ta = -20 \text{ to } 70^{\circ}C$ Input; $V_{IH} = 0.8 \times VDD$ , $V_{IL} = 0.2 \times VDD$ , Output; $V_{OH} = 0.8 \times VDD$ , $V_{OL} = 0.2 \times VDD$ | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------------------|---------------------------------|------|------|--------|------------| | Clock pulse width | t <sub>sck</sub> | 5 | | 250000 | μς | | Setup time before CS rising | t <sub>DS</sub> | 1 | | _ | μς | | Hold time after CS rising | t <sub>CSH</sub> , | 1 | | | <b>⊬</b> s | | Input data setup time | t <sub>ISU</sub> | 1 | | | μς | | Input data hold time | t <sub>iHO</sub> | 1 | | | μS | | Output data definition time | t <sub>ACC</sub> | | _ | 3.5 | μS | | Setup time before CS falling | t <sub>CSS</sub> | 1 | | _ | μς | | Hold time after CS falling | t <sub>DH</sub> | 1 | | | μS | | Input rising/falling time | t <sub>R</sub> , t <sub>F</sub> | | _ | . 0.1 | μs | Note: Since the output form of the SIO terminal is N-channel open drain output, the rising time of <sup>t</sup>ACC is determined by the values of load resistance (RL) and load capacity (CL) outside the IC. Use this as a reference value. Table 11 AC characteristics 2 (S-3511A, RL = $10K\Omega$ , CL = 80pF) Conditions; $VDD = 3.0 \pm 0.3V$ , $Ta = -20 \sim 70$ °C Input; $V_{IH} = 0.8 \times VDD$ , $V_{IL} = 0.2 \times VDD$ , Output; $V_{OH} = 0.8 \times VCC$ , $V_{OL} = 0.2 \times VCC$ (VCC = 5.0V) | 項目 | 記号 | Min. | Тур. | Max. | 単位 | |------------------------------|---------------------------------|------|------|--------------|----| | Clock pulse width | t <sub>SCK</sub> | 1 | | 250000 | μς | | Setup time before CS rising | t <sub>DS</sub> | 0.2 | | <del>-</del> | μς | | Hold time after CS rising | t <sub>CSH</sub> | 0.2 | _ | _ | μς | | Input data setup time | t <sub>ISU</sub> | 0.2 | | - | μς | | Input data hold time | t <sub>iHO</sub> | 0.2 | _ | | μς | | Output data definition time | t <sub>ACC</sub> | | _ | 1.0 | μς | | Setup time before CS falling | t <sub>CSS</sub> | 0.2 | | - | μς | | Hold time after CS falling | t <sub>DH</sub> | 0.2 | | | μς | | Input rising/falling time | t <sub>R</sub> , t <sub>F</sub> | _ | _ | 0.05 | μs | Note: Since the output form of the SIO terminal is N-channel open drain output, the rising time of <sup>†</sup>ACC is determined by the values of load resistance (RL) and load capacity (CL) outside the IC. Use this as a reference value. Table 12 AC characteristics 3 (S-3511A,RL = $10K\Omega$ , $C_L = 80pF$ ) Conditions: VDD = $5.0 \pm 0.5V$ , $Ta = -20 \text{ to } 70^{\circ}C$ Conditions: Input; $V_{IH} = 0.8 \times VDD$ , $V_{IL} = 0.2 \times VDD$ , Output; $V_{OH} = 0.8 \times VDD$ , $V_{OL} = 0.2 \times VDD$ | ltem | Symbol | Min. | Тур. | Max. | Unit | |------------------------------|---------------------------------|------|------|--------|------| | Clock pulse width | t <sub>sck</sub> | 0.5 | _ | 250000 | μς | | Setup time before CS rising | t <sub>DS</sub> | 0.1 | | | μς | | Hold time after CS rising | t <sub>CSH</sub> | 0.1 | _ | _ | μς | | Input data setup time | t <sub>ISU</sub> | 0.1 | | _ | μs | | Input data hold time | t <sub>iHO</sub> | 0.1 | | | μς | | Output data definition time | t <sub>ACC</sub> | _ | | 0.3 | μς | | Setup time before CS falling | t <sub>CSS</sub> | 0.1 | _ | | μς | | Hold time after CS falling | t <sub>DH</sub> | 0.1 | | | μς | | Input rising/falling time | t <sub>R</sub> , t <sub>F</sub> | _ | _ | 0.05 | μς | Note: Since the output form of the SIO terminal is N-channel open drain output, the rising time of <sup>†</sup>ACC is determined by the values of load resistance (RL) and load capacity (CL) outside the IC. Use this as a reference value. ### Sample of Properties (Reference values) ## (1) Standby current versus Cg (3) Operating drain current versus Input clock (5) Oscillating frequency versus Cg (2) Standby current versus VDD ۲, (4) Standby current versus temperature (6) Oscillating frequency versus VDD ### (7) Oscillating frequency versus temperature # (9) Output current 1 (VDS versus IDS) # (8) Oscillation start time versus Cg # (10) Output current 2 (VDS versus IDS) - Information in this document is subject to change without notice. Seiko Installments, Inc. (SII) reserves the right to make changes in design or components as progress in engineering and manufacturing may warrant. - SII assumes no responsibility for any problems caused by the drawings or diagrams covered by proprietaries of third parties in this document. The samples of applied circuits are provided for representing typical applications of the product and assures no mass production. - If products described in this document correspond to any strategic material (or service) specified in the Foreign Trade Control Law, the export permission of the Japanese government based on the law is required. - Products described in this document may not be used as a part of any device or equipment which affects a human body, including health equipment, medical installment and emergency equipment. - No part of this document may not be reproduced for any other purposes without the prior written permission of SII.