## FEATURES

Single, low phase noise, fully integrated VCO/fractional-N PLL core
VCO range: 2375 MHz to 2725 MHz
Integrated loop filter (requires a single external capacitor)
2 differential, XTAL, or single-ended reference inputs
Reference monitoring capability
Automatic redundant XTAL switchover
Minimal transient, smooth switching
Typical RMS jitter
<0.3 ps ( 12 kHz to 20 MHz ), integer- N translations
<0.5 ps ( $\mathbf{1 2} \mathbf{~ k H z}$ to $\mathbf{2 0 ~ M H z ) , ~ f r a c t i o n a l - N ~ t r a n s l a t i o n s ~}$
Input frequency
8 kHz, 1.544 MHz, 2.048 MHz, and 10 MHz to 325 MHz
Preset frequency translations via pin strapping (PPRx) Using a 25 MHz input reference
24.576 MHz, 25 MHz, $33.33 \mathrm{MHz}, 50 \mathrm{MHz}, 70.656 \mathrm{MHz}$, $100 \mathrm{MHz}, 125 \mathrm{MHz}$, 148.5 MHz , 156.25 MHz , 161.1328 MHz, $312.5 \mathrm{MHz}, 322.2656 \mathrm{MHz}, 625 \mathrm{MHz}$, or 644.5313 MHz
Using a 19.44 MHz input reference
$50 \mathrm{MHz}, 100 \mathrm{MHz}, 125 \mathrm{MHz}$, 156.25 MHz , 161.1328 MHz, or 644.5313 MHz
Using a 30.72 MHz input reference 25 MHz , $50 \mathrm{MHz}, 100 \mathrm{MHz}$, 125 MHz , or 156.25 MHz
Single, general-purpose, fully integrated VCO/integer-N
PLL core
VCO range: $\mathbf{7 5 0} \mathbf{~ M H z}$ to $\mathbf{8 2 5} \mathbf{~ M H z}$
Integrated loop filter
Independent, duplicate reference input or operation from the fractional-N PLL active reference input
Input frequency: $\mathbf{2 5} \mathbf{~ M H z}$
Preset frequency translations via pin strapping (PPRx) $25 \mathrm{MHz}, 33.33 \mathrm{MHz}, 50 \mathrm{MHz}, 66.67 \mathrm{MHz}, 100 \mathrm{MHz}$,
$133.33 \mathrm{MHz}, 200 \mathrm{MHz}$, or 400 MHz
Up to 3 copies of reference clock output
11 pairs of configurable differential outputs
Output drive formats
3 outputs: HSTL, LVDS, HCSL, 1.8 V CMOS, 2.5 V/3.3 V CMOS
8 outputs: HSTL, LVDS, or 1.8 V CMOS
2.5 V or 3.3 V single-supply operation

APPLICATIONS
Ethernet line cards, switches, and routers
Baseband units
SATA and PCI express
Low jitter, low phase noise clock generation
Asynchronous clock generation

[^0]

## GENERAL DESCRIPTION

The AD9576 provides a multiple output clock generator function comprising two dedicated phase-locked loop (PLL) cores with flexible frequency translation capability, optimized to serve as a robust source of asynchronous clocks for an entire system, providing extended operating life within frequency tolerance through monitoring of and automatic switchover between redundant crystal (XTAL) inputs with minimized switching, induced transients. The fractional-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize network performance, whereas the integer-N PLL provides general-purpose clocks for use as CPU and field-programmable gate array (FPGA) reference clocks.
The AD9576 uses pin strapping to select among a multitude of power-on ready configurations for its 11 output clocks, which require only the connection of external pull-up or pull-down resistors to the appropriate pin program reader pins (PPRx). These pins provide control of the internal dividers for establishing the desired frequency translations, clock output functionality, and input reference functionality. These parameters can also be manually configured through a serial port interface (SPI).
The AD9576 is packaged in a 64-lead, $9 \mathrm{~mm} \times 9 \mathrm{~mm}$ LFCSP, requiring only a single 2.5 V or 3.3 V supply. The operating temperature range is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
Each OUTx output is differential and contains two pins: OUTx and OUTx. For simplicity, the term OUTx refers to the functional output block containing these two pins.

[^1]
## TABLE OF CONTENTS

Features .....  1
Applications .....  1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 3
Specifications ..... 4
Conditions .....  4
Supply Current Specifications .....  4
Power Dissipation Specifications .....  5
Reference Inputs .....  6
Reference Switchover Output Disturbance Specifications. .....  6
PLL0 Characteristics ..... 7
PLL1 Characteristics ..... 7
Clock Distribution Outputs Specifications ..... 7
Output Alignment and Startup Specifications ..... 10
PLL0 Channels Absolute Clock Jitter Specifications ..... 11
PLL1 and Bypass Channel Absolute Clock Jitter Specifications ..... 13
OUT8 to OUT10 Channel Cycle to Cycle Clock Jitter Specifications ..... 13
Logic Input Pins Characteristics—REF_SEL, $\overline{\mathrm{RESET}}, \mathrm{SPx}$, PPRx ..... 14
Status Output Pins Characteristics-LD_0, LD_1, REF_SW, REF_STATUS, REF_ACT ..... 14
Serial Control Port Specifications ..... 15
Absolute Maximum Ratings ..... 17
Thermal Resistance ..... 17
ESD Caution ..... 17
Pin Configuration and Function Descriptions. ..... 18
Typical Performance Characteristics ..... 22
Phase Noise and Voltage Waveforms ..... 22
Reference Switching Frequency and Phase Disturbance ..... 24
Terminology ..... 25
Theory of Operation ..... 26
Overview ..... 26
Reference Inputs ..... 26
Reference Monitor ..... 27
Reference Switching ..... 28
PLL0 Integer-N/Fractional-N PLL ..... 29
PLL1 Integer-N PLL ..... 35
Output Distribution ..... 36
PPRx Pins ..... 38
Power-On Reset (POR) ..... 41
Serial Control Port ..... 42
SPI/ $/ I^{2} \mathrm{C}$ Port Selection ..... 42
SPI Serial Port Operation ..... 42
$I^{2} \mathrm{C}$ Serial Port Operation ..... 44
Control Register Map. ..... 48
Control Register Descriptions ..... 51
Serial Port Configuration Registers (Register 0x000 to Register 0x00F) ..... 51
Status Indicator Registers (Register 0x020 to Register 0x021) .. 52 ..... 52
Chip Mode Register (Register 0x040) ..... 52
Reference Input Configuration Registers (Register 0x080 to Register 0x081) ..... 53
Reference Switchover Registers (Register 0x082 to Register 0x083) ..... 54
PLL0 Configuration Registers (Register 0x100 to Register 0x111) ..... 55
PLL0 VCO Dividers Registers (Register 0x120 to Register 0x122) ..... 57
PLL0 Distribution Registers (Register 0x140 to Register 0x14D) ..... 58
PLL1 Configuration Registers (Register 0x200 to Register 0x202) ..... 60
PLL1 Distribution Registers (Register 0x240 to Register 0x246) ..... 60
Applications Information ..... 63
Interfacing to CMOS Clock Outputs ..... 63
Interfacing to LVDS and HSTL Clock Outputs ..... 63
Interfacing to HCSL Clock Outputs ..... 63
Power Supply ..... 64
Power and Grounding Considerations and Power Supply Rejection ..... 64
Outline Dimensions ..... 65
Ordering Guide ..... 65
$\square$

## REVISION HISTORY

9/2018—Rev. 0 to Rev. A
Change to Table 47, Address 0x103, Bits[5:3], Reset Column..... 55
Updated Outline Dimensions..................................................... 65

7/2016-Revision 0: Initial Version

## SPECIFICATIONS

Typical values are given for $\mathrm{V}_{\mathrm{DD}_{\mathrm{x}} \mathrm{x}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum and maximum values are given over the full $\mathrm{V}_{\mathrm{DD} \_\mathrm{x}}$ and $\mathrm{T}_{\mathrm{A}}\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ range.

VDD_x and $V_{D D \_x}$ refer to the following pins, and to the voltage on any of the following pins, respectively: VDD_REFMON, VDD_REF0, VDD_REF1, VDD_IO, VDD_PLL0, VDD_VCO0, VDD_M0, VDD_M1, VDD_OUT67, VDD_OUT45, VDD_OUT23, VDD_OUT01, VDD_OUT89, VDD_OUT10, VDD_VCO1, VDD_PLL1, and VDD_REF2.

Note that throughout this data sheet, multifunction pins, such as SCLK/SCL, are referred to either by the entire pin name or by a single function of the pin, for example, SCLK, when only that function is relevant.

## CONDITIONS

Table 1.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| POWER SUPPLY |  |  |  |  | Applies to all VDD_x pins; 2.5 V and 3.3 V nominal supplies are supported on all <br> Vpecifications, unless otherwise noted |
| $\quad$ VOLTAGE |  |  |  |  |  |
| $\quad$ (VD_- $)$ | 2.38 |  | 2.63 | V | $2.5 \mathrm{~V} \pm 5 \%$ |
|  | 2.97 | 3.63 | V | $3.3 \mathrm{~V} \pm 10 \%$ |  |

## SUPPLY CURRENT SPECIFICATIONS

Table 2.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLIES OTHER THAN CLOCK OUTPUT DRIVERS |  |  |  |  | All blocks running (excludes clock distribution section); REFO (differential) and REF1 (differential) at 300 MHz ; PLLO locked at 2500 MHz with a 100 MHz phase frequency detector (PFD) rate; Divider M0 set to 2 and Divider M1 disabled; REF2 (XTAL) at 25 MHz , configured as PLL1 input; PLL1 locked to 800 MHz with input doubler enabled |
| VDD_REFMON and VDD_REFx (Pin 4, Pin 9, Pin 10, and Pin 64) |  | 35.6 | 39.2 | mA | Cumulative current draw from all listed supply pins |
| VDD_IO and VDD_PLLO (Pin 16 and Pin 18) |  | 26.5 | 29.5 | mA | Cumulative current draw from all listed supply pins |
| VDD_VCOO (Pin 21) |  | 33.8 | 36.9 | mA |  |
| VDD_Mx (Pin 23 and Pin 25) |  | 81.0 | 88.7 | mA | Cumulative current draw from all listed supply pins |
| VDD_VCO1 (Pin 60) |  | 19.2 | 21.8 | mA |  |
| VDD_PLL1 (Pin 61) |  | 20.4 | 23.7 | mA |  |
| SUPPLY CURRENT FOR EACH CLOCK DISTRIBUTION SUPPLY |  |  |  |  | Output driver supplies power both the output driver and output divider |
| High Speed Transceiver Logic (HSTL) |  |  |  |  |  |
| VDD_OUT67 (Pin 29) |  | 59.8 | 69.7 | mA | Output at 1250 MHz |
| VDD_OUT45 (Pin 35) |  | 59.8 | 69.7 | mA | Output at 1250 MHz |
| VDD_OUT23 (Pin 41) |  | 46.7 | 53.8 | mA | Output at 625 MHz |
| VDD_OUT01(Pin 46) |  | 36.4 | 42.6 | mA | Output at 625 MHz |
| VDD_OUT89 (Pin 52) |  | 57.4 | 67.1 | mA | Output at 400 MHz |
| VDD_OUT10 (Pin 57) |  | 34.2 | 39.5 | mA | Output at 400 MHz |
| Low Voltage Differential Signaling (LVDS) |  |  |  |  |  |
| VDD_OUT67 (Pin 29) |  | 41.3 | 49.2 | mA | Output at 1250 MHz |
| VDD_OUT45 (Pin 35) |  | 41.3 | 49.2 | mA | Output at 1250 MHz |
| VDD_OUT23 (Pin 41) |  | 31.1 | 34.9 | mA | Output at 625 MHz |
| VDD_OUT01(Pin 46) |  | 20.8 | 23.6 | mA | Output at 625 MHz |
| VDD_OUT89 (Pin 52) |  | 37.5 | 43.6 | mA | Output at 400 MHz |
| VDD_OUT10 (Pin 57) |  | 24.1 | 27.7 | mA | Output at 400 MHz |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1.8 V CMOS |  |  |  |  | All outputs at 100 MHz with a 10 pF load |
| VDD_OUT67 (Pin 29) |  | 27.2 | 34.7 | mA |  |
| VDD_OUT45 (Pin 35) |  | 27.2 | 34.7 | mA |  |
| VDD_OUT23 (Pin 41) |  | 28.2 | 31.7 | mA |  |
| VDD_OUT01(Pin 46) |  | 17.4 | 21.9 | $m A$ |  |
| VDD_OUT89 (Pin 52) |  | 32.7 | 42.5 | $m A$ |  |
| VDD_OUT10 (Pin 57) |  | 21.4 | 26.8 | $m A$ |  |
| 2.5 V CMOS |  |  |  |  | $V_{\text {DD_x }}$ set to 2.5 V , output at 100 MHz with a 10 pF load; not available on OUT0 to OUT7 |
| VDD_OUT89 (Pin 52) |  | 38.5 | 48.8 | mA |  |
| VDD_OUT10 (Pin 57) |  | 24.4 | 30.1 | $m A$ |  |
| 3.3 V CMOS |  |  |  |  | $\mathrm{V}_{\mathrm{DD} \_\mathrm{x}}$ set to 3.3 V , all outputs at 100 MHz with a 10 pF load; not available on OUT0 to OUT7 |
| VDD_OUT89 (Pin 52) |  | 48.5 | 60.4 | mA |  |
| VDD_OUT10 (Pin 57) |  | 29.1 | 36.2 | mA |  |
| High Speed Current Sinking Logic (HCSL) |  |  |  |  | All outputs at 400 MHz ; not available on OUT0 to OUT7 |
| VDD_OUT89 (Pin 52) |  | 30.7 | 41.4 | mA |  |
| VDD_OUT10 (Pin 57) |  | 20.8 | 26.6 | mA |  |

## POWER DISSIPATION SPECIFICATIONS

Table 3.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER DISSIPATION |  |  |  |  | All supplies set to 2.5 V nominal; specifications do not include power dissipated by external terminations |
| Typical Configuration 1 |  | 680 | 1168 | mW | Asynchronous operation; PPR0 $=$ State 0, PPR1 $=$ State 0, PPR2 $=$ State 3 , PPR3 = State 3; REF 0 and REF1 $=25 \mathrm{MHz}$ XTAL, doubler enabled; OUT10 $=$ 25 MHz CMOS; OUT0 to OUT3 $=100 \mathrm{MHz}$ LVDS; OUT4 to OUT5 $=312.5 \mathrm{MHz}$ LVDS, OUT6 to OUT7 = 156.25 MHz LVDS, OUT8 to OUT9 $=125 \mathrm{MHz}$ LVDS |
| Typical Configuration 2 |  | 619 | 974 | mW | Synchronous operation; REF0 (differential) at 100 MHz , REF1 disabled, and REF2 (XTAL) at 25 MHz ; PLL1 disabled and PLL0 locked at 2500 MHz using R divider of 2 and PLL0 feedback divider (N0) set to 50; M0 and M1 set to divide by 2; Output 0 set to 625 MHz HSTL ; Output 1 to Output 3 disabled; Output 4 to Output 7 set to 125 MHz LVDS; Output 8 to Output 9 set to 156.25 MHz LVDS |
| All Blocks Running |  | 979 | 1520 | mW | All blocks running; REFO (differential) and REF1 (differential) at 300 MHz ; PLLO locked at 2500 MHz with a 100 MHz PFD rate; MO set to 2 and enabled to Q0, Q1, and Q2; OUT0 to OUT3 $=625 \mathrm{MHz}$ LVDS; OUT4 to OUT $7=1250 \mathrm{MHz}$ LVDS; REF2 (XTAL) at 25 MHz , configured as PLL1 input; PLL1 locked to 800 MHz with input doubler enabled; Divider Q3 and Divider Q4 set to 2 and OUT8 to OUT10 $=400 \mathrm{MHz}$, HCSL |
| Minimal Power Configuration |  | 145 | 179 | mW | PPR0 $=$ State 0, PPR1 $=$ State 0, PPR2 $=$ State 0, PPR3 $=$ State 0 |
| INCREMENTAL POWER DISSIPATION |  |  |  |  | Typical configuration; values show the change in power due to the indicated operation |
| Input Reference On/Off |  |  |  |  | Applies to one reference clock input at 25 MHz |
| Single-Ended |  | 2.5 | 10 | mW |  |
| Differential |  | 27.5 | 33.7 | mW |  |
| Output Driver On/Off |  |  |  |  |  |
| LVDS at 156.25 MHz |  | 47.6 | 66.1 | mW |  |
| HSTL at 156.25 MHz |  | 51.3 | 80.8 | mW |  |
| $\begin{gathered} 1.8 \mathrm{~V} \text { CMOS at } \\ 100 \mathrm{MHz} \end{gathered}$ |  | 64.6 | 74.1 | mW | A single 1.8 V CMOS output with a 10 pF load |
| $\begin{gathered} 2.5 \mathrm{VCMOS} \text { at } \\ 100 \mathrm{MHz} \end{gathered}$ |  | 88.4 | 102.5 | mW | A single 2.5 V CMOS output with a 10 pF load |

## AD9576

## REFERENCE INPUTS

Table 4.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIFFERENTIAL INPUT MODE |  |  |  |  |  |
| Input Frequency |  |  | 325 | MHz |  |
| Input Sensitivity | 100 |  |  | mV p-p |  |
| Minimum Input Slew Rate | 100 |  |  | V/ $/ \mathrm{s}$ | Minimum limit imposed for jitter performance (when using a sinusoidal source) |
| Minimum Pulse Width | 1.38 |  |  | ns | Applies to both low and high pulses |
| Common-Mode Internally Generated Bias Voltage |  | 1.24 |  | V |  |
| Common-Mode Voltage Tolerance | 0.83 |  | 1.675 | V | The acceptable common-mode range for a 200 mV p-p, dc-coupled input signal |
| Differential Input Capacitance |  | 2 |  | pF |  |
| Differential Input Resistance |  | 4.3 |  | $\mathrm{k} \Omega$ |  |
| SINGLE-ENDED INPUT CMOS MODE |  |  |  |  |  |
| Input Frequency |  |  | 200 | MHz |  |
| Minimum Pulse Width | 2 |  |  | ns | Applies to both low and high pulses |
| Hysteresis |  | 240 |  | mV |  |
| Input Leakage |  | 2 |  | nA |  |
| Input Capacitance |  | 2 |  | pF |  |
| Input Voltage |  |  |  |  |  |
| High | 1.93 |  |  | V |  |
| Low |  |  | 1.04 | V |  |
| CRYSTAL RESONATOR MODE Input Frequency |  |  |  |  | Fundamental mode quartz resonator |
| Reference of PLLO or Buffered Output | 19.44 |  | 30.72 |  |  |
| Reference of PLL1 |  | 25 |  | MHz | REF2 |
| Effective Series Resistance (ESR) |  |  | 80 | $\Omega$ |  |
| Input Capacitance |  | 3 |  | pF |  |

## REFERENCE SWITCHOVER OUTPUT DISTURBANCE SPECIFICATIONS

Table 5.

| Parameter | Min Typ Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- |
| INSTANTANEOUS FREQUENCY (d日/dt) <br> DISTURBANCE DUE TO REFERENCE <br> SWITCHOVER | 350 | ppm <br> peak | Applies only to PLL0 outputs; 1 ppm frequency offset <br> between the REFO and REF1 channels; 400 kHz loop <br> bandwidth; smooth switchover enabled |
| INSTANTANEOUS PHASE DISTURBANCE <br> DUE TO REFERENCE SWITCHOVER | 220 | ps | Applies only to the active reference of PLLO; smooth <br> switchover enabled |

## PLLO CHARACTERISTICS

Table 6.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE INPUT PATH |  |  |  |  |  |
| Input Frequency |  |  |  |  |  |
| Divider |  |  | 325 | MHz |  |
| Doubler |  |  | 145 | MHz |  |
| PHASE FREQUENCY DETECTOR (PFD) |  |  |  |  |  |
| Frequency Range |  |  |  |  |  |
| Integer Mode |  |  | 290 | MHz |  |
| Fractional Mode | 9.4 |  | 170 | MHz |  |
| Lock Detect Window |  | $\pm 16$ |  | ppm |  |
| INPUT FREQUENCY OF FEEDBACK DIVIDERS |  |  |  |  |  |
| No |  |  | 2725 | MHz |  |
| NOA |  |  | 156 | MHz |  |
| Qzd |  |  | 1250 | MHz |  |
| VOLTAGE CONTROLLED OSCILLATOR (VCO) |  |  |  |  |  |
| Frequency Range | 2375 |  | 2725 | MHz |  |
| Gain |  | 64 |  | MHz/V |  |
| VCO DIVIDER (M0 AND M1) OUTPUT FREQUENCY |  |  | 1250 | MHz |  |

## PLL1 CHARACTERISTICS

Table 7.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE INPUT PATH Input Frequency Divider Doubler |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |  |
| PFD FREQUENCY Frequency Range Lock Detector Window | 25 |  | 50 | MHz <br> UI |  |
| VCO <br> Frequency Range Gain | 750 |  | 825 | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} / \mathrm{V} \end{aligned}$ |  |

## CLOCK DISTRIBUTION OUTPUTS SPECIFICATIONS

Rise and fall time measurement thresholds are $20 \%$ and $80 \%$ of the nominal low and high amplitude of the waveform.
Table 8.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| HSTL (OUT0 TO OUT7) |  |  |  |  | $100 \Omega$ termination (differential) |
| Output Frequency |  |  | 1000 | MHz |  |
| $\quad$ OUT0 to OUT3 |  |  | 1250 | MHz |  |
| $\quad$ OUT4 to OUT7 | 108 | 136 | 163 | ps | Measured differentially; output at 100 MHz |
| Output Rise Time, tRL | 108 | 136 | 161 | ps | Measured differentially; output at 100 MHz |
| Output Fall Time, tFL |  | 55 | $\%$ |  |  |
| Duty Cycle | 45 | 1080 | 1374 | mV | Magnitude of voltage across pins; output <br> Differential Output Voltage Swing <br> Common-Mode Output Voltage |
| 861 | 840 | 940 | 1034 | mV | Output driver static |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LVDS (OUT0 TO OUT7) |  |  |  |  | $100 \Omega$ termination (differential) |
| Output Frequency |  |  |  |  |  |
| OUTO to OUT3 |  |  | 1000 | MHz |  |
| OUT4 to OUT7 |  |  | 1250 | MHz |  |
| Output Rise Time, trL | 139 | 158 | 181 | ps | Measured differentially; output at 100 MHz |
| Output Fall Time, $\mathrm{t}_{\text {L }}$ | 141 | 159 | 181 | ps | Measured differentially; output at 100 MHz |
| Duty Cycle | 45 |  | 55 | \% |  |
| Differential Output Voltage, Vod | 276 | 375 | 490 | mV | Magnitude of voltage across pins; output driver static |
| Delta Vod |  |  | 22 | mV |  |
| Output Offset Voltage, Vos | 1.18 | 1.275 | 1.36 | V |  |
| Delta Vos |  |  | 26 | mV |  |
| Short-Circuit Current ( $I_{\text {SA }}, I_{\text {SB }}$ ) |  |  | 25 | mA | Output shorted to GND; value represents the magnitude of current draw |
| 1.8V CMOS (OUTO TO OUT7) |  |  |  |  | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{pF}$ |
| Output Frequency |  |  | 200 | MHz |  |
| Output Rise Time, $\mathrm{t}_{\mathrm{R}}$ | 0.84 | 1.19 | 1.54 | ns | Output at 25 MHz |
| Output Fall Time, $\mathrm{t}_{\text {Fc }}$ | 1.04 | 1.25 | 1.49 | ns | Output at 25 MHz |
| Duty Cycle | 45 |  | 55 | \% |  |
| Output Voltage |  |  |  |  |  |
| High (V $\mathrm{V}_{\text {OH }}$ ) | 1.74 |  |  | V | $\mathrm{I}_{\text {LOAD }}=-1 \mathrm{~mA}$ |
| Low (Vol) |  |  | 0.065 | V | $\mathrm{L}_{\text {LOAD }}=1 \mathrm{~mA}$ |
| HSTL (OUT8 TO OUT10) |  |  |  |  | $100 \Omega$ termination (differential) |
| Output Frequency |  |  | 1000 | MHz |  |
| Output Rise Time, $\mathrm{t}_{\mathrm{RL}}$ | 124 | 144 | 170 | ps | Measured differentially; output at 100 MHz |
| Output Fall Time, $\mathrm{t}_{\mathrm{L}}$ | 125 | 144 | 170 | ps | Measured differentially; output at 100 MHz |
| Duty Cycle | 45 |  | 55 | \% | Assumes 50\% reference input duty cycle |
| Differential Output Voltage Swing | 861 | 1080 | 1374 | mV | Magnitude of voltage across pins; output driver static |
| Common-Mode Output Voltage | 840 | 940 | 1034 | mV | Output driver static |
| LVDS (OUT8 TO OUT10) |  |  |  |  | $100 \Omega$ termination (differential) |
| Output Frequency |  |  | 1000 | MHz |  |
| Output Rise Time, $\mathrm{t}_{\mathrm{LL}}$ | 65 | 85 | 112 | ps | Measured differentially; output at 100 MHz |
| Output Fall Time, $\mathrm{t}_{\mathrm{FL}}$ | 66 | 86 | 113 | ps | Measured differentially; output at 100 MHz |
| Duty Cycle | 45 |  | 55 | \% | Assumes 50\% reference input duty cycle |
| Differential Output Voltage, $\mathrm{V}_{\text {OD }}$ | 276 | 375 | 490 | mV | Magnitude of voltage across pins; output driver static |
| $\Delta \mathrm{V}_{\text {OD }}$ |  |  | 22 | mV |  |
| Output Offset Voltage, Vos | 1.18 | 1.275 | 1.36 | V |  |
| $\Delta \mathrm{V}$ os |  |  | 26 | mV |  |
| Short-Circuit Current ( $\mathrm{ISA}^{\text {, }}$ ISB ) |  |  | 25 | mA | Output shorted to GND; value represents the magnitude of current draw |
| 1.8V CMOS (OUT8 TO OUT10) |  |  |  |  | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{pF}$ |
| Output Frequency |  |  | 200 | MHz |  |
| Output Rise Time, $\mathrm{t}_{\mathrm{RC}}$ |  | 0.49 | 1.41 | ns | Output at 25 MHz |
| Output Fall Time, $\mathrm{tFc}^{\text {c }}$ |  | 0.59 | 1.24 | ns | Output at 25 MHz |
| Duty Cycle | 45 |  | 55 | \% | Assumes 50\% reference input duty cycle |
| Output Voltage |  |  |  |  |  |
| High (Vон) | 1.74 |  |  | V | $\mathrm{L}_{\text {LOAD }}=-1 \mathrm{~mA}$ |
| Low (VoL) |  |  | 0.065 | V | $\mathrm{L}_{\text {LOAD }}=1 \mathrm{~mA}$ |

AD9576

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FULL SWING CMOS (OUT8 TO OUT10) |  |  |  |  | $\mathrm{Cload}^{\text {l }} 10 \mathrm{pF}$ |
| Output Frequency |  |  | 250 | MHz |  |
| Output Rise Time, $\mathrm{t}_{\text {R }}$ |  | 0.50 | 1.38 | ns | Output at 25 MHz |
| Output Fall Time, tFc |  | 0.57 | 1.19 | ns | Output at 25 MHz |
| Duty Cycle | 45 |  | 55 | \% | Assumes 50\% reference input duty cycle |
| Output Voltage |  |  |  |  |  |
| High (Vor) | $\mathrm{V}_{\mathrm{DL} \text { _ }}$ |  |  | V | $\mathrm{L}_{\text {LOAD }}=-10 \mathrm{~mA}$ |
| Low (Vol) |  |  | 0.25 | V | $\mathrm{l}_{\text {LOAD }}=10 \mathrm{~mA}$ |
| HCSL (OUT8 to OUT10) |  |  |  |  | $50 \Omega$ from each output pin to GND |
| Output Frequency |  |  | 800 |  |  |
| Output Rise Time, $\mathrm{t}_{\text {RL }}$ | 145 | 174 | 211 | ps | Measured differentially; output at 100 MHz |
| Output Fall Time, $\mathrm{t}_{\mathrm{LL}}$ | 141 | 175 | 209 | ps | Measured differentially; output at 100 MHz |
| Duty Cycle | 45 |  | 55 | \% | Assumes 50\% reference input duty cycle |
| Differential Output Voltage Swing | 570 | 770 | 975 | mV | Magnitude of voltage across pins; output driver static |
| Common-Mode Output Voltage | 295 | 400 | 500 | mV | Output driver static |

## Timing Diagrams



Figure 2. CMOS Timing, Single-Ended, 10 pF Load


Figure 3. LVDS, HSTL, and HCSL Timing, Differential

## AD9576

## OUTPUT ALIGNMENT AND STARTUP SPECIFICATIONS

The indicated times assume the voltage applied to all power supply pins is within specification and stable.
Table 9.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ZERO DELAY |  |  |  |  | Timing delay between input clock edge on REFO or REF1 to any corresponding OUTx clock edge; $R$ divider and doubler are bypassed |
| OUT0 to OUT7 |  | 3.44 | 3.87 | ns |  |
| OUT8 to OUT9 |  | 3.82 | 4.28 | ns |  |
| OUTPUT TO OUTPUT SKEW |  |  |  |  | Deviation between rising edges of outputs of a similar logic type; frequency source to distribution is the output of the M0 divider; all output drivers are configured to the same logic type, unless otherwise noted; all output frequencies are 25 MHz |
| Between Outputs that Share a Single Qx Divider LVDS |  |  |  |  |  |
| OUT1, OUT2, and OUT3 | -36 |  | +29 | ps | Relative to OUTO |
| OUT5 | -13 |  | +30 | ps | Relative to OUT4 |
| OUT7 | -19 |  | +15 | ps | Relative to OUT6 |
| OUT9 | -22 |  | +20 | ps | Relative to OUT8 |
| HSTL |  |  |  |  |  |
| OUT1, OUT2, and OUT3 | -33 |  | +30 | ps | Relative to OUTO |
| OUT5 | -16 |  | +37 | ps | Relative to OUT4 |
| OUT7 | -16 |  | +19 | ps | Relative to OUT6 |
| OUT9 | -23 |  | +24 | ps | Relative to OUT8 |
| Between OUT0 to OUT9 |  |  |  |  |  |
| LVDS |  |  |  |  |  |
| OUT4 | -141 |  | -8 | ps | Relative to OUT0 |
| OUT6 | -105 |  | +23 | ps | Relative to OUT0 |
| OUT8 | 229 |  | 440 | ps | Relative to OUT0 |
| HSTL |  |  |  |  |  |
| OUT4 | -149 |  | -12 | ps | Relative to OUT0 |
| OUT6 | -116 |  | +17 | ps | Relative to OUTO |
| OUT8 | 271 |  | 487 | ps | Relative to OUTO |
| PROPAGATION DELAY |  | 3.88 | 4.47 | ns | Rising edge on REF2 input to OUT8 to OUT10; 25 MHz reference input clock, PLL1 bypassed, and Qx dividers set to 1 |
| OUTPUT READY TIME PLLO |  | 8 |  | ms | 25 MHz reference input clocks, input doublers disabled Time interval from $\overline{\text { RESET }}$ pin = Logic 1 to LD_0 pin = Logic 1 (PLLO lock detection) |
| PLL1 |  | 455 |  | $\mu \mathrm{s}$ | Time interval from $\overline{\text { RESET }}$ pin = Logic 1 to LD_1 pin = Logic 1 (PLL1 lock detection) |

AD9576

## PLLO CHANNELS ABSOLUTE CLOCK JITTER SPECIFICATIONS

Reference input frequency source is a 25 MHz Taitien XTAL, and frequency multiplier ( $\times 2$ ) at PLL input enabled, unless otherwise noted.
Table 10.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| HSTL INTEGRATED RMS JITTER |  |  |  |  |  |
| Jitter Integration Bandwidth $=10 \mathrm{kHz}$ to 10 MHz |  |  |  |  |  |
| Integer-N Translations |  |  |  |  |  |
| 100 MHz Output |  | 0.233 |  | ps |  |
| 125 MHz Output |  | 0.218 |  | ps |  |
| 156.25 MHz Output |  | 0.218 |  | ps |  |
| 625 MHz Output |  | 0.221 |  | ps |  |
| Fractional-N Translations |  |  |  |  |  |
| 70.656 MHz Output |  | 0.291 |  | ps |  |
| 148.5 MHz Output |  | 0.307 |  | ps |  |
| 153.6 MHz Output |  | 0.292 |  | ps |  |
| 644.53125 MHz Output |  | 0.313 |  | ps |  |
| Jitter Integration Bandwidth $=12 \mathrm{kHz}$ to 20 MHz |  |  |  |  |  |
|  |  |  |  |  |  |
| 100 MHz Output |  | 0.239 |  | ps |  |
| 125 MHz Output |  | 0.222 |  | ps |  |
| 156.25 MHz Output |  | 0.221 |  | ps |  |
| 625 MHz Output |  | 0.222 |  | ps |  |
| Fractional-N Translations |  |  |  |  |  |
| 70.656 MHz Output |  | 0.298 |  | ps |  |
| 148.5 MHz Output |  | 0.310 |  | ps |  |
| 153.6 MHz Output |  | 0.296 |  | ps |  |
| 644.53125 MHz Output |  | 0.314 |  | ps |  |
| Jitter Integration Bandwidth $=50 \mathrm{kHz}$ to 80 MHz |  |  |  |  |  |
| 312.5 MHz Output |  | 0.237 |  | ps |  |
| Jitter Integration Bandwidth $=1.875 \mathrm{MHz}$ to 20 MHz |  |  |  |  |  |
| Integer-N Translations |  |  |  |  |  |
| 100 MHz Output |  | 0.088 |  | ps |  |
| 125 MHz Output |  | 0.076 |  | ps |  |
| 156.25 MHz Output |  | 0.071 |  | ps |  |
| 625 MHz Output |  | 0.053 |  | ps |  |
| Fractional-N Translations |  |  |  |  |  |
| 70.656 MHz Output |  | 0.119 |  | ps |  |
| 148.5 MHz Output |  | 0.106 |  | ps |  |
| 153.6 MHz Output |  | 0.103 |  | ps |  |
| 644.53125 MHz Output |  | 0.096 |  | ps |  |
| LVDS INTEGRATED RMS JITTER |  |  |  |  |  |
| Jitter Integration Bandwidth $=10 \mathrm{kHz}$ to 10 MHz |  |  |  |  |  |
| Integer-N Translations |  |  |  |  |  |
| 100 MHz Output |  | 0.242 |  | ps |  |
| 125 MHz Output |  | 0.227 |  | ps |  |
| 156.25 MHz Output |  | 0.250 |  | ps |  |
| 625 MHz Output |  | 0.221 |  | ps |  |
| Fractional-N Translations |  |  |  |  |  |
| 70.656 MHz Output |  | 0.351 |  | ps |  |
| 148.5 MHz Output |  | 0.329 |  | ps |  |
| 153.6 MHz Output |  | 0.327 |  | ps |  |
| 644.53125 MHz Output |  | 0.313 |  | ps |  |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ```Jitter Integration Bandwidth \(=12 \mathrm{kHz}\) to 20 MHz Integer-N Translations 100 MHz Output 125 MHz Output 156.25 MHz Output 625 MHz Output Fractional-N Translations 70.656 MHz Output 148.5 MHz Output 153.6 MHz Output 644.53125 MHz Output Jitter Integration Bandwidth \(=50 \mathrm{kHz}\) to 80 MHz 312.5 MHz Output Jitter Integration Bandwidth \(=1.875 \mathrm{MHz}\) to 20 MHz Integer-N Translations 100 MHz Output 125 MHz Output 156.25 MHz Output 625 MHz Output Fractional-N Translations 70.656 MHz Output 148.5 MHz Output 153.6 MHz Output 644.53125 MHz Output``` |  | $\begin{aligned} & 0.268 \\ & 0.240 \\ & 0.257 \\ & 0.221 \\ & 0.412 \\ & 0.336 \\ & 0.334 \\ & 0.314 \\ & \\ & 0.246 \\ & \\ & \\ & 0.161 \\ & 0.117 \\ & 0.099 \\ & 0.053 \\ & \\ & 0.298 \\ & 0.130 \\ & 0.129 \\ & 0.095 \end{aligned}$ |  | ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps |  |
| HCSL INTEGRATED RMS JITTER <br> Jitter Integration Bandwidth $=10 \mathrm{kHz}$ to 10 MHz <br> Integer-N Translations <br> 100 MHz Output <br> 125 MHz Output <br> 156.25 MHz Output <br> 625 MHz Output <br> Jitter Integration Bandwidth $=12 \mathrm{kHz}$ to 20 MHz <br> 100 MHz Output <br> 125 MHz Output <br> 156.25 MHz Output <br> 625 MHz Output <br> Jitter Integration Bandwidth $=50 \mathrm{kHz}$ to 80 MHz <br> 312.5 MHz Output <br> Jitter Integration Bandwidth $=1.875 \mathrm{MHz}$ to 20 MHz <br> 100 MHz Output <br> 125 MHz Output <br> 156.25 MHz Output <br> 625 MHz Output |  | $\begin{aligned} & 0.247 \\ & 0.250 \\ & 0.273 \\ & 0.228 \\ & 0.263 \\ & 0.265 \\ & 0.298 \\ & 0.229 \\ & \\ & 0.348 \\ & \\ & 0.145 \\ & 0.144 \\ & 0.176 \\ & 0.063 \end{aligned}$ |  | ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps <br> ps | OUT8 and OUT9 only |

## PLL1 AND BYPASS CHANNEL ABSOLUTE CLOCK JITTER SPECIFICATIONS

Table 11.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| HSTL INTEGRATED RMS JITTER |  |  |  |  |  |
| 25 MHz Output |  | 0.125 |  | ps | Source $=25 \mathrm{MHz}$ Taitien XTAL; jitter integration bandwidth $=$ 12 kHz to 5 MHz |
| 100 MHz Output |  | 1.605 |  | ps | $\begin{aligned} & \text { Source }=\text { PLL1; Qx divider }=8 ; j \text { jitter integration bandwidth }= \\ & 12 \mathrm{kHz} \text { to } 20 \mathrm{MHz} \end{aligned}$ |
| 400 MHz Output |  | 1.641 |  | ps | $\begin{aligned} & \text { Source }=\text { PLL1; Qx divider }=2 ; \text { jitter integration bandwidth }= \\ & 12 \mathrm{kHz} \text { to } 20 \mathrm{MHz} \end{aligned}$ |
| HCSL INTEGRATED RMS JITTER |  |  |  |  |  |
| 25 MHz Output |  | 0.287 |  | ps | Source $=25 \mathrm{MHz}$ Taitien XTAL; jitter integration bandwidth $=$ 12 kHz to 5 MHz |
| 100 MHz Output |  | 1.54 |  | ps | $\begin{aligned} & \text { Source }=\text { PLL1; Qx divider }=8 ; \text { jitter integration bandwidth }= \\ & 12 \mathrm{kHz} \text { to } 20 \mathrm{MHz} \end{aligned}$ |
| 400 MHz Output |  | 1.617 |  | ps | $\begin{aligned} & \text { Source }=\text { PLL1; Qx divider }=2 ; j \text { jitter integration bandwidth }= \\ & 12 \mathrm{kHz} \text { to } 20 \mathrm{MHz} \end{aligned}$ |
| LVDS INTEGRATED RMS JITTER |  |  |  |  |  |
| 25 MHz Output |  | 0.535 |  | ps | Source $=25 \mathrm{MHz}$ Taitien XTAL; jitter integration bandwidth $=$ 12 kHz to 5 MHz |
| 100 MHz Output |  | 1.535 |  | ps | Source $=$ PLL1; Qx divider $=8$; jitter integration bandwidth $=$ 12 kHz to 20 MHz |
| 400 MHz Output |  | 1.605 |  | ps | $\begin{aligned} & \text { Source }=\text { PLL1; Qx divider }=2 ; \text { jitter integration bandwidth }= \\ & 12 \mathrm{kHz} \text { to } 20 \mathrm{MHz} \end{aligned}$ |
| 2.5 V CMOS INTEGRATED RMS JITTER |  |  |  |  |  |
| 25 MHz Output |  | 0.17 |  | ps | Source $=25 \mathrm{MHz}$ Taitien XTAL; jitter integration bandwidth $=$ 12 kHz to 5 MHz |
| 100 MHz Output |  | 1.669 |  | ps | $\begin{aligned} & \text { Source }=\text { PLL1; Qx divider }=8 ; \text { jitter integration bandwidth }= \\ & 12 \mathrm{kHz} \text { to } 20 \mathrm{MHz} \end{aligned}$ |
| 400 MHz Output |  | 1.586 |  | ps | $\begin{aligned} & \text { Source }=\text { PLL1; Qx divider }=2 ; \text { jitter integration bandwidth }= \\ & 12 \mathrm{kHz} \text { to } 20 \mathrm{MHz} \end{aligned}$ |

## OUT8 TO OUT10 CHANNEL CYCLE TO CYCLE CLOCK JITTER SPECIFICATIONS

Frequency multiplier ( $\times 2$ ) at PLL input enabled. Cycle to cycle jitter magnitude varies with respect to the clock edge (rising or falling).
Table 12 indicates jitter for the worst edge (rising or falling). The better edge typically offers a factor of 2 improvement over the tabulated jitter.
Table 12.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LVDS CYCLE TO CYCLE JITTER 66.6 MHz Output 133.3 MHz Output |  | $\begin{aligned} & 43.9 \\ & 30.3 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \\ & \hline \end{aligned}$ | Peak-to-peak jitter, 10,000 cycles |
| 1.8 V CMOS CYCLE TO CYCLE JITTER 66.6 MHz Output 133.3 MHz Output |  | $\begin{aligned} & 35.3 \\ & 27.4 \end{aligned}$ |  | $\begin{aligned} & \text { ps } \\ & \text { ps } \end{aligned}$ | Peak-to-peak jitter, 10,000 cycles |
| 3.3 V CMOS CYCLE TO CYCLE JITTER <br> 33.3 MHz Output <br> 66.6 MHz Output <br> 133.3 MHz Output |  | 83 <br> 44.9 <br> 65.4 |  | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ | Peak-to-peak jitter, 10,000 cycles |

## AD9576

## LOGIC INPUT PINS CHARACTERISTICS—REF_SEL, RESET, SPx, PPRx

Table 13.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT STATIC CHARACTERISTICS |  |  |  |  |  |
| REF_SEL Pin |  |  |  |  | Internal $30 \mathrm{k} \Omega$ pull-down resistor |
| Logic 1 Voltage ( $\mathrm{V}_{\mathbf{\prime \prime}}$ ) | 2.11 |  |  | V |  |
| Logic 0 Voltage ( $\mathrm{V}_{\mathrm{LL}}$ ) |  |  | 1.0 | V |  |
| Logic 1 Current (lı) |  |  | 195 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}-\times}$; value represents the magnitude of current draw |
| Logic 0 Current (lı) |  |  | 0.25 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$; value represents the magnitude of current draw |
| $\overline{\text { RESET Pin }}$ |  |  |  |  | Internal $30 \mathrm{k} \Omega$ pull-up resistor |
| Logic 1 Voltage ( $\mathrm{V}_{\mathbf{H}}$ ) | 1.9 |  |  | V |  |
| Logic 0 Voltage ( $\mathrm{V}_{\mathrm{LL}}$ ) |  |  | 0.9 | V |  |
| Logic 1 Current ( $\mathrm{l}_{\mathbf{H}}$ ) |  |  | 0.04 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}-\times}$; value represents the magnitude of current draw |
| Logic 0 Current (lı) |  |  | 260 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IL}}=$ GND; value represents the magnitude of current draw |
| SPx Pins |  |  |  |  |  |
| Logic 1 Voltage ( $\mathrm{V}_{\mathrm{H}}$ ) | $V_{\text {D_- }}-0.5$ |  |  | V |  |
| Logic 0 Voltage ( $\mathrm{V}_{\mathrm{LL}}$ ) |  |  | 0.28 | V |  |
| Logic 1 Current ( $\mathrm{lH}_{\text {H }}$ ) |  |  | 95 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}-\times}$; value represents the magnitude of current draw |
| Logic 0 Current (1ı) |  |  | 0.04 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$; value represents the magnitude of current draw |
| RESET TIMING |  |  |  |  |  |
| Pule Width Low | 1.25 |  |  | ns |  |
| $\overline{\text { RESET }}$ Inactive to Start of Register Programming | 1.25 |  |  | ns |  |
| PPRO TO PPR3 PINS EXTERNAL TERMINATION |  |  |  |  | Maximum resistor tolerance $=10 \%$ |
| State 0 |  | 820 |  | $\Omega$ | Pull-down to GND |
| State 1 |  | 1800 |  | $\Omega$ | Pull-down to GND |
| State 2 |  | 3900 |  | $\Omega$ | Pull-down to GND |
| State 3 |  | 8200 |  | $\Omega$ | Pull-down to GND |
| State 4 |  | 820 |  | $\Omega$ | Pull-up to V ${ }_{\text {DD_x }}$ |
| State 5 |  | 1800 |  | $\Omega$ | Pull-up to V $\mathrm{VD}_{\text {-x }}$ |
| State 6 |  | 3900 |  | $\Omega$ | Pull-up to V ${ }_{\text {DD_x }}$ |
| State 7 |  | 8200 |  | $\Omega$ | Pull-up to V ${ }_{\text {DD_x }}$ |

STATUS OUTPUT PINS CHARACTERISTICS—LD_0, LD_1, REF_SW, REF_STATUS, REF_ACT
Table 14.

| Parameter | Min Typ Max | Unit | Test Conditions/Comments |  |
| :--- | :--- | :---: | :--- | :--- |
| OUTPUT CHARACTERISTICS |  |  |  | LLOAD $=1 \mathrm{~mA}$ (source or sink) |
| $\quad$ Logic 1 Voltage | $V_{D D-x}-0.1$ |  | V |  |
| Logic 0 Voltage |  | 0.03 | V |  |

## SERIAL CONTROL PORT SPECIFICATIONS

## Serial Port Interface (SPI) Mode

Table 15.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{CS}}$ (INPUT) |  |  |  |  |  | Input pin |
| Input Voltage |  |  |  |  |  |  |
| Logic 1 |  | $V_{\text {DD_x }}-0.3$ |  |  | V |  |
| Logic 0 |  |  |  | 0.71 | V |  |
| Input Current |  |  |  |  |  |  |
| Logic 1 |  |  | -0.2 |  | nA |  |
| Logic 0 |  |  | -0.3 |  | nA |  |
| Input Capacitance |  |  | 2 |  | pF |  |
| SCLK (INPUT) IN SPI MODE |  |  |  |  |  |  |
| Input Voltage |  |  |  |  |  |  |
| Logic 1 |  | $V_{\text {DD_x }}-0.3$ |  |  | V |  |
| Logic 0 |  |  |  | 0.71 | V |  |
| Input Current |  |  |  |  |  |  |
| Logic 1 |  |  | -0.7 |  | nA |  |
| Logic 0 |  |  | -0.6 |  | nA |  |
| Input Capacitance |  |  | 2 |  | pF |  |
| SDIO (INPUT) |  |  |  |  |  | Pin is bidirectional |
| Input Voltage |  |  |  |  |  |  |
| Logic 1 |  | $V_{\text {DD_x }}-0.3$ |  |  | V |  |
| Logic 0 |  |  |  | 0.71 | V |  |
| Input Current |  |  |  |  |  |  |
| Logic 1 |  |  | 0.7 |  | nA |  |
| Logic 0 |  |  | -0.8 |  | nA |  |
| Input Capacitance |  |  | 2 |  | pF |  |
| SDIO (OUTPUT) |  |  |  |  |  | Pin is bidirectional |
| Output Voltage |  |  |  |  |  |  |
| Logic 1 |  | $V_{\text {DD_ }}-0.1$ |  |  | V |  |
| Logic 0 |  |  |  | 0.05 | V |  |
| TIMING |  |  |  |  |  |  |
| Clock Rate (SCLK, 1/tscık) |  |  |  | 50 | MHz |  |
| Pulse Width High | $\mathrm{t}_{\text {HIGH }}$ | 4 |  |  | ns |  |
| Pulse Width Low | tow | 2.2 |  |  | ns |  |
| SDIO to SCLK Setup | tos | 2.5 |  |  | ns |  |
| SCLK to SDIO Hold | $\mathrm{t}_{\text {DH }}$ | 2.7 |  |  | ns |  |
| SCLK to Valid SDIO and SDO | tov |  |  | 6.44 | ns |  |
| $\overline{\mathrm{CS}}$ to SCLK Setup | ts | 0 |  |  | ns |  |
| $\overline{C S}$ to SCLK Hold | tc | 0 |  |  | ns |  |
| $\overline{\text { CS }}$ Minimum Pulse Width High | tpwh | 2.7 |  |  | ns |  |

## AD9576

## $I^{2}$ C Mode

Table 16.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SDA, SCL VOLTAGE |  |  |  |  |  | When inputting data |
| Input Logic 1 |  | $0.7 \times \mathrm{V}_{\text {DI_x }}$ |  |  | V |  |
| Input Logic 0 |  |  |  | $0.3 \times \mathrm{VDD}_{-\mathrm{x}}$ | V |  |
| Input Current |  | -10 |  | +10 | $\mu \mathrm{A}$ | Input voltage between $0.1 \times \mathrm{V}_{\mathrm{DD}_{-} \mathrm{x}}$ and $0.9 \times V_{D D_{-} x}$ |
| Hysteresis of Schmitt Trigger Inputs |  | $0.015 \times \mathrm{V}_{\text {DD_x }}$ |  |  | V |  |
| SDA |  |  |  |  |  | When outputting data |
| Output Logic 0 Voltage at 3 mA Sink Current |  |  |  | 0.2 | V |  |
| Output Fall Time from VIH MIN $^{\text {to }}$ VIL $_{\text {max }}$ |  | $20+0.1 C_{B}{ }^{1}$ |  | 250 | ns | Bus capacitance from 10 pF to 400 pF |
| TIMING |  |  |  |  |  | All ${ }^{2} \mathrm{C}$ timing values are referred to $\mathrm{VIH}_{\text {мin }}$ $\left(0.3 \times \mathrm{V}_{\text {DD }}\right)$ and $\mathrm{VIL}_{\text {max }}$ levels $\left(0.7 \times \mathrm{V}_{\text {DD }}\right)$ |
| Clock Rate (SCL, $\mathrm{f}_{12 \mathrm{C}}$ ) |  |  |  | 400 | kHz |  |
| Bus Free Time Between a Stop and Start Condition | $t_{\text {buF }}$ | 1.3 |  |  | $\mu \mathrm{s}$ |  |
| Setup Time for a Repeated Start Condition | $\mathrm{t}_{\text {Su; STA }}$ | 0.6 |  |  | $\mu \mathrm{s}$ |  |
| Hold Time (Repeated) Start Condition | thd; STA $^{\text {d }}$ | 0.6 |  |  | $\mu \mathrm{s}$ | After this period, the first clock pulse is generated |
| Setup Time for a Stop Condition | $\mathrm{t}_{\text {su; sto }}$ | 0.6 |  |  | $\mu \mathrm{s}$ |  |
| Low Period of the SCL Clock | tow | 1.3 |  |  | $\mu \mathrm{s}$ |  |
| High Period of the SCL Clock | $\mathrm{tHIGH}^{\text {ten }}$ | 0.6 |  |  | $\mu \mathrm{s}$ |  |
| SCL, SDA Rise Time | $\mathrm{t}_{\mathrm{R}}$ | $20+0.1 C_{B}{ }^{1}$ |  | 300 | ns |  |
| SCL, SDA Fall Time | $\mathrm{t}_{\mathrm{F}}$ | $20+0.1 C_{B}{ }^{1}$ |  | 300 | ns |  |
| Data Setup Time | tsu; Dat | 100 |  |  | ns |  |
| Data Hold Time | thd; DAT | 0 |  |  | ns |  |
| Capacitive Load for Each Bus Line | $C_{B}{ }^{1}$ |  |  | 400 | pF |  |

[^2]
## ABSOLUTE MAXIMUM RATINGS

Table 17.

| Parameter | Rating |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{DD} \_}$to GND | -0.3 V to +3.6 V |
| Junction Temperature ${ }^{1}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

${ }^{1}$ See Table 18 for $\theta_{\mathrm{JA}}$.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

Table 18. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | Unit |
| :--- | :--- | :--- |
| $\mathrm{CP}-64-17^{1}$ | 22.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Thermal impedance is based on a 4-layer board in still air in accordance with a JEDEC JESD51-7 plus JEDEC JESD51-5 2S2P test board and in accordance with JEDEC JESD51-2 (still air).

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration
Table 19. Pin Function Descriptions

| Pin No. | Mnemonic | Input/ Output | Pin Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | $\overline{\text { REF2 }}$ | Input | Configurable clock input | Complimentary Reference Clock Input 2. This pin is the complimentary signal to the input on Pin 2 (REF2). When REF2 is configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$, dc-coupled, single-ended LVCMOS, leave this pin floating. When REF2 is configured as 1.8 V , ac-coupled, single-ended LVCMOS, this pin must be ac grounded via a 100 nF capacitor. |
| 2 | REF2 | Input | Configurable clock input | Reference Clock Input 2. This clock can serve as the stable clock input to the reference monitor, as well as an input to PLL1. Its format can be configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$, dc-coupled, single-ended LVCMOS, or 1.8 V , ac-coupled, singleended LVCMOS, differential input (with a complimentary signal on REF2, Pin 1, or as an XTAL input. The receiver format is power-on configurable via PPRO (Pin 24) and is independently configurable via the serial port. |
| 3 | REF_SEL | Input | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS control | Reference Clock Select. This pin selects the output clock of the reference selection mux, which can be either Reference Clock Input 0 or Reference Clock Input 1 (Logic 0 or Logic 1, respectively). For this pin to function, automatic reference switching and soft REF_SEL must be disabled (Register 0x082, $\operatorname{Bits}[2: 1]=00)$. This pin has an internal $30 \mathrm{k} \Omega$ pull-down resistor. |
| 4 | VDD_REFMON | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 5 | REF_ACT | Output | 2.5 V/3.3 V CMOS | Currently Selected, Active Reference Indicator. This status signal represents the output of the reference selector mux. Logic 0 means that REFO is the currently selected reference, Logic 1 means that REF1 is the currently selected reference. This pin is on the VDD_REFMON power domain. |
| 6 | REF_SW | Output | 2.5 V/3.3 V CMOS | Reference Switchover Status Indicator. Logic $0=$ normal operation, Logic 1 means reference switch in progress. This pin is on the VDD_REFMON power domain. |


| Pin No. | Mnemonic | Input/ Output | Pin Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| 7 | REFO | Input | Configurable clock input | Reference Clock Input 0 . This clock is an input to the reference selection mux. The clock format can be configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$, dc-coupled, singleended LVCMOS, or 1.8 V , ac-coupled, single-ended LVCMOS, differential input (with a complimentary signal on REF0, Pin 8), or as an XTAL input. The receiver format is power-on configurable via PPRO (Pin 24) and is independently configurable via the serial port. |
| 8 | $\overline{\mathrm{REFO}}$ | Input | Configurable clock input | Complimentary Reference Clock Input 0. Complimentary signal to the input on Pin 7 (REFO). When REF0 is configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$, dc-coupled, singleended LVCMOS, leave this pin floating. When REFO is configured as 1.8 V , ac-coupled, single-ended LVCMOS, this pin must be ac grounded via a 100 nF capacitor. |
| 9 | VDD_REFO | Input | Power | 2.5 V or 3.3 V Power Supply. Configure this supply to set the full swing CMOS logic high level of Reference Input 0, REFO. |
| 10 | VDD_REF1 | Input | Power | 2.5 V or 3.3 V Power Supply. Configure this supply to set the full swing CMOS logic high level of Reference Input 1, REF1. |
| 11 | $\overline{\mathrm{REF} 1}$ | Input | Configurable clock input | Complimentary Reference Clock Input 1. Complimentary signal to the input on Pin 12 (REF1). When REF1 is configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$, dc-coupled, singleended LVCMOS, leave this pin floating. When REF1 is configured as 1.8 V , ac-coupled, single-ended LVCMOS, this pin must be ac grounded via a 100 nF capacitor. |
| 12 | REF1 | Input | Configurable clock output | Reference Clock Input 1. This clock is an input to the reference selection mux. The clock format can be configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$, dc-coupled, singleended LVCMOS, or 1.8 V , ac-coupled, single-ended LVCMOS, differential input (with a complimentary signal on $\overline{\text { REF1 }}$, Pin 11), or as an XTAL input. The receiver format is power-on configurable via PPRO (Pin 24) and is independently configurable via the serial port. |
| 13 | $\overline{C S}$ | Input | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS | Chip Select for SPI Serial Communication (Active Low Input). When programming the device in SPI mode, this pin must be held low, as shown in Figure 32. The logic high level of this pin is determined by VDD_IO. |
| 14 | SCLK/SCL | Input | 2.5 V/3.3 V CMOS | Serial Control Port Clock Signal for SPI Mode (SCLK) or $1^{12} \mathrm{C}$ Mode (SCL). This pin is the data clock for serial programming. The logic high level of this pin is determined by the VDD_IO pin. |
| 15 | SDIO/SDA | Input/ output | 2.5 V/3.3 V CMOS | Serial Control Port Bidirectional Serial Data In/Data Out for SPI Mode (SDIO) or $I^{2} \mathrm{C}$ Mode (SDA). The logic high level of this pin is determined by $\mathrm{V}_{\text {DD_ı }} 0$. |
| 16 | VDD_IO | Input | Power | 2.5 V or 3.3 V Power Supply. Configure this pin to set the logic high level of the serial port interface. |
| 17 | LD_0 | Output | 2.5 V/3.3 V CMOS | PLLO Lock Detector Status. Logic 0 means unlocked; Logic 1 means locked. |
| 18 | VDD_PLLO | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 19 | LF | Input | Analog | Loop Filter. Connect a 4.7 nF capacitor from this pin to LDO_BYP (Pin 20). |
| 20 | LDO_BYP | Input | Analog | LDO Bypass. Connect a 470 nF capacitor from this pin to ground. |
| 21 | VDD_VCO0 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 22,49 | SP1, SP0 | Input/ output | Control | Serial Port Configuration Pins. These pins are latched at power-up and upon release from reset to configure the serial port as well as to determine whether a PPR load is to occur. See Table 35 for a complete decode of configurations. These pins use three-state logic: high, low, and floating. |
| 23 | VDD_M0 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 24 | PPRO | Input | Control | Pin Program Reader 0. Connect a resistor to this pin to configure the reference clock input formats and the PLL1 input source. |
| 25 | VDD_M1 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 26 | PPR1 | Input | Control | Pin Program Reader 1. Connect a resistor to this pin to configure the OUT10 frequency, input source, and logic format. |
| 27 | OUT7 | Output | HSTL, LVDS, 1.8 V CMOS | Clock Output 7. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 28 | $\overline{\text { OUT7 }}$ | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 7. This pin is the complimentary signal to the output on Pin 27 (OUT7). |
| 29 | VDD_OUT67 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 30 | OUT6 | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 6. This pin is the complimentary signal to the output on Pin 31 (OUT6). |


| Pin No. | Mnemonic | Input/ Output | Pin Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| 31 | OUT6 | Output | $\begin{aligned} & \text { HSTL, LVDS, } 1.8 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | Clock Output 6. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 32,56 | PPR2, PPR3 | Input | Control | Pin Program Reader 2 and Pin Program Reader 3. Connect a resistor to these pins to configure the REFO/REF1 input frequency and OUT0 to OUT9. |
| 33 | OUT5 | Output | HSTL, LVDS, 1.8 V CMOS | Clock Output 5. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 34 | $\overline{\text { OUT5 }}$ | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 5. This pin is the complimentary signal to the output on Pin 33 (OUT5). |
| 35 | VDD_OUT45 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 36 | $\overline{\text { OUT4 }}$ | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 4. This pin is the complimentary signal to the output on Pin 37 (OUT4). |
| 37 | OUT4 | Output | HSTL, LVDS, 1.8 V CMOS | Clock Output 4. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 38 | GND | Input | Ground | Power Supply Common Ground. |
| 39 | OUT3 | Output | HSTL, LVDS, 1.8 V CMOS | Clock Output 3. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 40 | $\overline{\text { OUT3 }}$ | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 3. This pin is the complimentary signal to the output on Pin 39 (OUT3). |
| 41 | VDD_OUT23 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 42 | $\overline{\text { OUT2 }}$ | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 2. This pin is the complimentary signal to the output on Pin 43 (OUT2). |
| 43 | OUT2 | Output | HSTL, LVDS, 1.8 V CMOS | Clock Output 2. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 44 | OUT1 | Output | HSTL, LVDS, 1.8 V CMOS | Clock Output 1. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 45 | $\overline{\text { OUT1 }}$ | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 1. This pin is the complimentary signal to the output on Pin 44 (OUT1). |
| 46 | VDD_OUT01 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 47 | OUTO | Output | HSTL, LVDS, 1.8 V CMOS | Complimentary Clock Output 0 . This pin is the complimentary signal to the output on Pin 48 (OUTO). |
| 48 | OUTO | Output | HSTL, LVDS, 1.8 V CMOS | Clock Output 0. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 50 | OUT8 | Output | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, 1.8 V CMOS, HSTL, LVDS, HCSL | Clock Output 8. When configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, the logic high level is determined by VDD_OUT89. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 51 | $\overline{\text { OUT8 }}$ | Output | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, 1.8 V CMOS, HSTL, LVDS, HCSL | Complimentary Clock Output 8. This pin is the complimentary signal to the output on Pin 50 (OUT8). |
| 52 | VDD_OUT89 | Input | Power | 2.5 V or 3.3 V Power Supply. Configure this supply to set the full swing CMOS logic high level of Output 8 and Output 9. |
| 53 | $\overline{\text { OUT9 }}$ | Output | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, 1.8 V CMOS, HSTL, LVDS, HCSL | Complimentary Clock Output 9. This pin is the complimentary signal to the output on Pin 54 (OUT9). |
| 54 | OUT9 | Output | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, 1.8 V CMOS, HSTL, LVDS, HCSL | Clock Output 9. When configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, the logic high level is determined by VDD_OUT89. The power-on format is determined via PPR2 (Pin 32) and PPR3 (Pin 56). This pin is independently configurable via the serial port. |
| 55 | REF_STATUS | Output | 2.5 V/3.3 V CMOS | Reference Status Indicator. When the reference monitor is enabled, this pin indicates if the output of the reference selection mux is determined to be within the configured tolerance setting. Logic 0 means the reference is within tolerance; Logic 1 means the reference is outside of tolerance. When the reference monitor is disabled, this pin indicates the loss of reference (LOR) status for the requested reference. |
| 57 | VDD_OUT10 | Input | Power | 2.5 V or 3.3 V Power Supply. Configure this supply to set the full swing CMOS logic high level of Output 10. This pin also serves as the PPRx power supply. |

AD9576

| Pin No. | Mnemonic | Input/ Output | Pin Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| 58 | OUT10 | Output | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, 1.8 V CMOS, HSTL, LVDS, HCSL | Clock Output 10. When configured as $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, the logic high level is determined by VDD_OUT10. The power-on format is determined via PPR1 (Pin 26). This pin is independently configurable via the serial port. |
| 59 | $\overline{\text { OUT10 }}$ | Output | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS, 1.8 V CMOS, HSTL, LVDS, HCSL | Complimentary Clock Output 10. This pin is the complimentary signal to the output on Pin 58 (OUT10). |
| 60 | VDD_VCO1 | Input | Power | 2.5V or 3.3 V Power Supply. |
| 61 | VDD_PLL1 | Input | Power | 2.5 V or 3.3 V Power Supply. |
| 62 | LD_1 | Output | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS | PLL1 Lock Detector Status. Logic 0 means unlocked; Logic 1 means locked. |
| 63 | $\overline{\text { RESET }}$ | Input | Control | Reset. Logic 0 initializes the device to its default state (see the PPRx Pins section for details). This pin has an internal $30 \mathrm{k} \Omega$ pull-up resistor. |
| 64 | VDD_REF2 | Input | Power | 2.5 V or 3.3 V Power Supply. Configure this supply to set the full swing CMOS logic high level of Reference Input 2, REF2. |
|  | EPAD | Input | Ground | Exposed Pad. The exposed pad is a ground connection on the chip that must be soldered to the analog ground of the PCB to ensure proper functionality, heat dissipation, noise, and mechanical strength benefits. |

## TYPICAL PERFORMANCE CHARACTERISTICS

## PHASE NOISE AND VOLTAGE WAVEFORMS

$\mathrm{V}_{\mathrm{DD} \_}=$nominal, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. The only enabled output channels are those indicated in the figure captions. The phase noise plots (see Figure 5 to Figure 9) show the Taitien XO A0145-L-006-3 (noted as XO in the figures) phase noise normalized to the output frequency. The voltage waveform plots (see Figure 10 to Figure 16) embody ac coupling to the measurement instrument.


Figure 5. Phase Noise (OUTO)— $f_{\text {OUT0 }}=644.53125 \mathrm{MHz}$ (HSTL), Fractional


Figure 6. Phase Noise (OUT3) $-f_{\text {OUT3 }}=100 \mathrm{MHz}(H S T L), f_{\text {OUT4 }}=125 \mathrm{MHz}$ (HSTL)


Figure 7. Phase Noise (OUT4)—fout4 $=312.5 \mathrm{MHz}$ (LVDS)


Figure 8. Phase Noise (OUT2) - $f_{\text {OUT2 }}=156.25 \mathrm{MHz}$ (HSTL)


Figure 9. Phase Noise (OUT3) $-f_{\text {out }}=125 \mathrm{MHz}(H S T L), f_{\text {out }}=100 \mathrm{MHz}(H S T L)$


Figure 10. OUTO Output Waveform, HSTL (156.25 MHz, 312.5 MHz)


Figure 11. OUT8 Output Waveform, HCSL (100 MHz, 400 MHz)


Figure 12. OUT8 Output Waveform, 1.8 V CMOS ( 66.67 MHz ), 10 pF Load


Figure 13. OUT8 Output Waveform, LVDS (133.3 MHz)


Figure 14. OUTO Output Waveform, LVDS ( 312.5 MHz )


Figure 15. OUT8 Output Waveform, 3.3 VCMOS (25 MHz), 10 pF Load


Figure 16. OUT8 Output Waveform, 3.3 VCMOS (133.3 MHz), 10 pF Load

## AD9576

## REFERENCE SWITCHING FREQUENCY AND PHASE DISTURBANCE

$\mathrm{V}_{\mathrm{DD} \_x}=$ nominal, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. The only enabled output channels are those indicated in the figure captions. The reference switchover phase disturbance plots, Figure 17, Figure 18, and Figure 19, each show a collection of output phase variations due to approximately 250 reference switching events between two references with a frequency offset of approximately 2 ppm . Each reference switch event (initiated by toggling the REF_SEL pin) occurs at a random phase offset between the two references. The plots demonstrate the tightly controlled phase disturbance at the output as a result of the reference switching logic seeking the optimal moment to switch references.


Figure 17. Reference Smooth Switchover Frequency Disturbance for OUTO at $156.25 \mathrm{MHz}(P P R O=3, P P R 1=0, P P R 2=0, P P R 3=3)$


Figure 18. Reference Smooth Switchover Phase Disturbance for OUTO at $156.25 \mathrm{MHz}(P P R 0=3, P P R 1=0, P P R 2=0, P P R 3=3)$


Figure 19. Reference Smooth Switchover Phase Disturbance for OUT8 at $25 \mathrm{MHz}(P P R 0=3, P P R 1=0, P P R 2=0, P P R 3=3)$

## TERMINOLOGY

## Phase Jitter

An ideal sine wave has a continuous and even progression of phase with time from $0^{\circ}$ to $360^{\circ}$ for each cycle. Actual signals, however, display a certain amount of variation from ideal phase progression over time. This phenomenon is called phase jitter. Although many causes can contribute to phase jitter, one major cause is random noise, which is character-ized statistically as Gaussian (normal) in distribution.

This phase jitter leads to the energy of the sine wave spreading out in the frequency domain, producing a continuous power spectrum. This power spectrum is usually reported as a series of values whose units are $\mathrm{dBc} / \mathrm{Hz}$ at a given offset in frequency from the sine wave (carrier). The value is a ratio (expressed in dB ) of the power contained within a 1 Hz bandwidth with respect to the power at the carrier frequency. For each measurement, the offset from the carrier frequency is also given.

## Phase Noise

When the total power contained within some interval of offset frequencies (for example, 12 kHz to 20 MHz ) is integrated, it is called the integrated phase noise over that frequency offset interval, and it can be readily related to the time jitter due to the phase noise within that offset frequency interval.
Phase noise has a detrimental effect on error rate performance by increasing eye closure at the transmitter output and reducing the jitter tolerance/sensitivity of the receiver.

## Time Jitter

Phase noise is a frequency domain phenomenon. In the time domain, the same effect is exhibited as time jitter. When observing a sine wave, the time of successive zero crossings is seen to vary. In a square wave, the time jitter is seen as a displacement of the edges from their ideal (regular) times of occurrence. In both cases, the variations in timing from the ideal are the time jitter. Because these variations are random in nature, the time jitter is specified in units of seconds root mean square (rms) or $1 \Sigma$ of the Gaussian distribution.

## Additive Phase Noise

Additive phase noise is the amount of phase noise that is attributable to the device or subsystem being measured. The phase noise of any external oscillators or clock sources is subtracted, which makes it possible to predict the degree to which the device impacts the total system phase noise when used in conjunction with the various oscillators and clock sources, each of which contributes its own phase noise to the total. In many cases, the phase noise of one element dominates the system phase noise.

## Additive Time Jitter

Additive time jitter is the amount of time jitter that is attributable to the device or subsystem being measured. The time jitter of any external oscillators or clock sources is subtracted, which makes it possible to predict the degree to which the device impacts the total system time jitter when used in conjunction with the various oscillators and clock sources, each of which contributes its own time jitter to the total. In many cases, the time jitter of the external oscillators and clock sources dominates the system time jitter.

## THEORY OF OPERATION



Figure 20. Detailed Functional Block Diagram

## OVERVIEW

Figure 20 shows a block diagram of the AD9576. The AD9576 is a 2.5 V or 3.3 V single-supply, pin programmable, power-on ready, dual-channel clock that is fully configurable via a serial port interface (SPI). The two parallel channels consist of a high performance, fractional-N PLL (PLL0) and a general-purpose, integer-N PLL (PLL1).
There are a total of three reference inputs (REF0 to REF2) on the AD9576. Each input receiver provides differential or singleended input configurations. REF0 and REF1 drive the reference switchover multiplexer (mux). The output of this reference switchover mux drives the input of PLL0 and an input to the PLL1 reference selection mux. REF2 drives the alternate input of the PLL1 reference selection mux and serves as monitor clock to the on-board reference monitor, which monitors the reference switchover mux output clock frequency. REF2 supports frequencies of $8 \mathrm{kHz}, 10 \mathrm{MHz}, 19.44 \mathrm{MHz}, 25 \mathrm{MHz}$, and 38.88 MHz , while REF0 and REF1 support $8 \mathrm{kHz}, 1.544 \mathrm{MHz}, 2.048 \mathrm{MHz}$, and 10 MHz to 325 MHz . However, the PLL1 phase and PFD input rate is limited to 25 MHz or 50 MHz , so only a subset of allowable reference input frequencies are valid for use as an input to PLL1.

The AD9576 provides up to 11 output channel clocks (OUT0 to OUT10). OUT0 to OUT7 are driven by PLL0 exclusively and are comprised of three subgroups of outputs (OUT0 to OUT3, OUT4 and OUT5, and OUT6 and OUT7). Each output within a subgroup is individually configurable, but generates the same output frequency. These outputs support LVDS, HSTL, or 1.8 V LVCMOS output formats.
OUT8 and OUT9 have three potential sources: the output of the PLL1 reference selection mux directly, the output of PLL0, or the output of PLL1. These outputs are individually configurable, but must share the same source and, therefore, the same output frequency. OUT10 is driven by either the output of the PLL1 reference selection mux directly or the output of PLL1. These three outputs support LVDS, HSTL, HCSL, 1.8 V CMOS, and $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS (the swing is determined by the supply level) output formats.

## REFERENCE INPUTS

The AD9576 features a flexible PLL reference input circuit that provides three operating modes: single-ended input, fully differential input, or external crystal input. The operating mode of the REF0, REF1, and REF2 input receivers are selected and controlled by the scanned state of the PPR0 pin or by Register 0x080 and Register 0x081 (see Table 45). Register 0x080 and Register 0x081 allow fully independent control of the operating mode selection for each reference input.

In single-ended CMOS buffer mode, a 2.5 V or 3.3 V clock source is connected directly to the positive reference input pin (for example, REF0). Note that, in single-ended mode, it is best to connect a $0.1 \mu \mathrm{~F}$ capacitor from the negative input pin (for example, $\overline{\mathrm{REF} 0}$ ) to GND. The CMOS swing of the reference input is dependent on $V_{D_{D}-x}$ of said reference input supply and does not exceed $V_{\text {DD_x }}$. The single-ended CMOS receivers are powered down when their individual power-down bits are set in Register 0x080 and Register 0x081, or when operating in differential or external crystal input mode.
In differential mode, a differential clock driver is connected to the two reference input pins (for example, REF0 and $\overline{\text { REF0 }}$ ).
Note that, in differential operating mode, the reference input pins are internally self biased to allow ac coupling. That is, a $0.1 \mu \mathrm{~F}$ capacitor is connected in series from each output of the external differential clock driver to the corresponding reference input pin. This mode also supports a single-ended, 1.8 V CMOS clock source by connecting the source to the positive reference input pins (for example, REF0) with the negative reference input pin (for example, $\overline{\mathrm{REF} 0}$ ) connected to GND via a $0.1 \mu \mathrm{~F}$ capacitor. The differential input receivers are powered down when their individual power-down bits are set in Register 0x080 and Register $0 \times 081$, or when operating in single-ended CMOS or external crystal input mode.

External crystal mode is comparable to differential mode, except a fundamental mode AT cut crystal is connected across the two reference input pins (REF0 and $\overline{\mathrm{REFO}}$, for example) and is powered by an internal maintaining amplifier. The external crystal receivers are powered down via the individual power down bits in Register 0x080 and Register 0x081, or when operating in single-ended or differential input mode. The REF0 and REF1 external crystal receivers are also powered down if they are not the currently active/requested reference clock for PLLO.
The reference input format bits, REF0 format (Register 0x080, Bits[1:0]), REF1 format (Register 0x080, Bits[5:4]), and REF2 format (Register 0x081, Bits[1:0]) must be set correctly for the applied input. These bits are set to 00 for 2.5 V and 3.3 V CMOS inputs, 01 for differential inputs and 1.8 V CMOS inputs, and 10 for XTAL inputs. Setting the reference input format bits incorrectly for the applied input may cause undesired results. The input frequency range for the reference inputs is specified in Table 4.

## REFERENCE MONITOR

The AD9576 reference monitor function provides the user a means to validate the frequency accuracy of the PLL0 active reference (REF0 or REF1) in real time. When enabled, the reference monitor uses REF2 as the frequency reference to continuously test the frequency accuracy of the active reference. The measured frequency error of the PLL0 active input reference is compared to a user programmable frequency error threshold. The result is reported as being either within or outside the user specified threshold (see Table 20) on both the reference status
bits (Register 0x021, Bits[5:4]) and the REF_STATUS pin. To enable the reference monitor, the user must set the enable reference monitor bit (Register 0x083, Bit 7) to Logic 1. Note that the frequency accuracy of the inactive reference channel is not monitored.

Table 20. Reference Monitor Error Window

| Frequency Error <br> Threshold (ppm) | Register 0x083, Bits[1:0] Value |
| :--- | :--- |
| $\pm 10$ | 00 |
| $\pm 25$ | 01 |
| $\pm 50$ | 10 |
| $\pm 100$ | 11 |

Reference monitoring is only supported for two input frequencies, 19.44 MHz and 25 MHz . The user must specify which frequency is to be monitored by configuring the monitored frequency bit (Register 0x083, Bit 5). A Logic 0 value indicates that the PLL0 input frequency is 25 MHz , whereas a Logic 1 indicates a frequency of 19.44 MHz . The reference monitor frequency reference, REF2, can be one of five frequencies selectable via two bit fields, as shown in Table 21.

Table 21. REF2 Monitor Frequency Decode

| REF2 Input Frequency | Register 0x083, <br> Bit 4 Value | Register 0x083, <br> Bits[3:2] Value |
| :--- | :--- | :--- |
| 8 kHz | 1 | Not applicable |
| 10 MHz | 0 | 00 |
| 19.44 MHz | 0 | 01 |
| 25 MHz | 0 | 10 |
| 38.88 MHz | 0 | 11 |

After comparing the calculated input frequency ppm error to the user specified threshold window, the resulting frequency accuracy is reported on the reference status bits (Register 0x021. Bits[5:4]) and on the REF_STATUS pin. The values of the reference status bits and the respective significance are listed in Table 22. The status indicated on the REF_STATUS pin is the logical OR of the reference status bits.

Table 22. Reference Frequency Monitor Status Decode

| Frequency Status | Register 0x021, Bits[5:4] Value |
| :--- | :--- |
| Valid | 00 |
| Slow | 01 |
| Fast | 10 |
| Indeterminate Fault | 11 |

The REF_STATUS pin similarly reports whether the frequency of the active input is within the user specified threshold window. A Logic 0 on this pin indicates the selected input reference frequency is within the tolerance threshold specified by the user, whereas a Logic 1 indicates the selected input reference frequency is outside the tolerance threshold specified by the user. Note that the REF_STATUS pin only specifies whether the selected input reference frequency is within the user specified tolerance threshold. If more detailed information regarding the manifestation of the error is required, refer to the reference status bits.

In addition to the frequency monitoring function, the reference monitor also checks for the presence of a clock signal at the REF0, REF1, and REF2 inputs. The absence of a clock signal results in an internal LOR indication for that particular clock input. A Logic 1 LOR status indicates that the reference is not present,or that the frequency is below approximately 1 MHz . A Logic 0 status indicates that reference input is detected and the frequency is greater than 1 MHz . When REF2 is configured as an 8 kHz reference to be used with the reference monitor, the REF2 LOR circuitry uses the PLL0 active reference to qualify the presence and accuracy of the REF2 input clock. Table 23 defines the REF2 LOR conditions for all valid operating modes.

Table 23. REF2 LOR Status Decode

| REF2 Input <br> Frequency | REF0/REF1 <br> Frequency | Reg. 0x021, <br> Bit 2 Value | REF2 LOR <br> Condition |
| :--- | :--- | :--- | :--- |
| 8 kHz | 25 MHz | 0 | $>6.1 \mathrm{kHz}$ |
|  |  | 1 | $<6.1 \mathrm{kHz}$ |
|  | 19.44 MHz | 0 | $>4.7 \mathrm{kHz}$ |
|  |  | 1 | $<4.7 \mathrm{kHz}$ |
| $10 \mathrm{MHz}, 19.44 \mathrm{MHz}$, | Not | 0 | $>1 \mathrm{MHz}$ |
| 25 MHz , or 38.88 MHz | applicable | 1 | $<1 \mathrm{MHz}$ |

A LOR condition for a given reference is reported on its respective status bit in Register 0x021 (see Table 43). Furthermore, when reference frequency monitoring is disabled, the REF_STATUS pin logic state indicates the LOR status for the PLL0 requested reference input.

## REFERENCE SWITCHING

The AD9576 provides both manual switchover as well as a single-shot, automatic XTAL redundancy switchover capability. The reference switchover mode is specified through the enable XTAL redundancy switchover bit (Register 0x082, Bit 2). By default, this bit is Logic 0 and manual reference switching is enabled. Setting this bit to a Logic 1 enables automatic XTAL redundancy switchover.
Automatic XTAL redundancy switchover mode can only be used when the following three conditions are met:

- REF0/REF1 are external crystal inputs (Register 0x080, Bits[5:4] and Register 0x080, Bits[1:0] are both set to 10).
- The reference monitoring function is enabled (Register 0x083, Bit 7 is set to 1 ).
- The REF_SEL pin is held at a static logic state.

The XTAL redundancy switchover is a single use operation per device reset, switching from the initial input reference (for example, REF0) to the alternate input reference (for example, REF1). When the reference monitor determines the selected input frequency accuracy is outside of the specified error window, the alternate input is automatically selected as the new active reference input. Upon completion of the automatic XTAL redundancy switchover, the newly selected alternate reference (for example, REF1) continues to be the input reference source for PLL0, regardless of the accuracy of the frequency. The initial input reference
clock is designated by the state of REF_SEL when the enable XTAL redundancy switchover bit is set to Logic 1.
In manual reference switchover mode, the user manually changes the input reference by toggling the state of either the soft reference select bit (Register 0x082, Bit 0 ) or the REF_SEL pin (Pin 3). The control method of manual reference switchover is determined by the state of the enable soft reference select bit (Register 0x082, Bit 1), as shown in Table 24.

Table 24. PLLO Active Reference Selection Source Decode

| PLL0 Active Reference Selection <br> Source | Register 0x082, Bit 1 <br> Value |
| :--- | :--- |
| REF_SEL (Pin 3) | 0 |
| Register 0x082, Bit 0 | 1 |

When the REF_SEL pin controls manual reference switchover, a logic signal is supplied to the pin to specify the desired input reference. A Logic 0 on the REF_SEL pin informs the internal reference switching logic to make REF0 the active reference input, whereas a Logic 1 makes REF1 the active reference. When the soft reference select bit controls manual reference switchover, setting this bit to a Logic 0 selects REF0 as the active reference input, whereas setting this bit to a Logic 1 selects REF1 as the active input reference. Note that, with manual switching enabled, the frequency monitoring function of the reference monitor (see the Reference Monitor section) may still be used, but it does not trigger a reference switchover for PLLO.
Both manual and XTAL redundancy reference switchover modes provide the option of using the smooth switchover function. The smooth switchover function is enabled by setting the disable smooth switchover bit (Register 0x082, Bit 3) to Logic 0 . The smooth switchover function waits for a minimal phase offset to occur between the REF0 and REF1 reference inputs, prior to physically switching to the newly requested reference. This functionality ensures a minimal frequency and phase disturbance on the output clocks associated with the PLL due to a reference switchover event. Correct operation of the smooth switchover function requires the input references be asynchronous and that a LOR fault condition does not occur on either reference input while the switch is being made. When the smooth switchover function is disabled (Register 0x082, Bit $3=1$ ), the switch to the new active reference is instantaneous and the frequency disturbance on the output clocks during reference switchover may increase.
The reference switching logic provides information about which reference channel is the currently active reference, via the REF_ACT pin (Pin 5) and the active reference bit (Register 0x021, Bit 3). The REF_ACT pin and the active reference bit are both Logic 0 when REF0 is the active reference, and are both Logic 1 when REF1 is the active reference. Additionally, the reference switching logic indicates when the device is in the process of performing a smooth reference switchover via the REF_SW pin (Pin 6). The REF_SW pin assumes a Logic 1 state when REF_SEL changes states and returns to a Logic 0 state when the device
completes the reference switchover process. In manual smooth reference switchover mode, confirm that the device has completed the requested switch to the desired reference (REF_SW pin = Logic 0 ) before initiating a subsequent change of reference request. Changing the state of the REF_SEL pin or the soft reference select bit before the internal state machine completes the previous smooth reference switching process does not result in a subsequent reference switch.
Because the smooth reference switchover function waits for a minimal phase offset between references prior to making a switch, if either of the reference inputs are removed completely and a switchover request is initiated, the internal smooth switching state machine stalls and the device is unable to switch references, thereby retaining the currently active reference. If the current active reference fails, the device loses lock, thereby necessitating a device reset. If the requested reference fails, the device retains the currently active reference, but switches to the requested reference if it becomes available. Note that, as long as a reference remains absent, the state machine remains stalled. Only a device reset makes the state machine disregard the initial request to switch references.

## PLLO INTEGER-N/FRACTIONAL-N PLL

PLL0 is a fractional-N PLL capable of operating in integer mode. It consists of seven functional elements: a reference frequency prescalar, a PFD, a charge pump, a loop filter, a VCO, feedback dividers, and an optional, third-order, $\Sigma-\Delta$ modulator (SDM) that allows fractional divide ratios. PLL0 provides two independent reference clock input signals. The device supports differential, single-ended, and XTAL operation for both reference clocks. PLL0 provides 10 outputs, segregated into four groups. Each group has a dedicated channel divider allowing the device to produce four different output frequencies simultaneously. Note that PLL0 is capable of several different loop configurations, with each described in the following sections. Figure 21 shows the functional block diagram of PLLO.


Figure 21. PLLO Functional Block Diagram

## PLLO Reference Frequency Scaling

The frequency of the active input reference (REF0 or REF1) is scalable via the PLL0 doubler enable bit (Register 0x101, Bit 3) and the R0 divider ratio bits (Register 0x105, Bits[5:0]). This allows the user to scale the input reference frequency to satisfy the input range of the PFD. When the PLL0 doubler enable bit is set to Logic 1, the input frequency to the PFD of PLL0, $\mathrm{f}_{\text {PFDD }}$, is twice the active reference input frequency. When the PLL0 doubler enable bit is set to Logic $0, \mathrm{f}_{\text {PFD }}$ is a function of the active reference frequency scaled by the R0 divider ratio bits.

$$
f_{\text {PFDO }}=\frac{f_{\text {REF }}}{R 0}
$$

where:
$f_{\text {REF }}$ is the frequency of the active reference, REF0 or REF1. $R 0$ is the value of the R0 divider ratio bits.

When the PLL0 doubler enable bit is set to Logic 1, the frequency appearing at the input to the PFD of PLLO, $\mathrm{f}_{\mathrm{PFDD}}$, is the active reference frequency multiplied by a factor of two.

$$
f_{\text {PFDO }}=f_{\text {REF }} \times 2
$$

where $f_{\text {REF }}$ is the frequency of the active reference, REF0 or REF1.
Note that, when the $\times 2$ frequency multiplier is in use, the active reference signal must have a duty cycle close to $50 \%$. Otherwise, spurious artifacts (harmonics) may propagate through the signal path and appear at the output of PLLO.

## PLLO Loop Configurations

PLL0 is capable of three different loop configurations. Loop 0 is the fractional translation path, Loop 1 accommodates low frequency reference inputs, and Loop 2 is a zero delay feedback path. The PLL0 loop configuration is selected by programming the PLL0 loop mode bits (Register 0x101, Bits[2:1]) as shown in Table 25.

## Table 25. PLL0 Loop Configuration Decode

| PLLO Loop Configuration | Register 0x101, <br> Bits[2:1] Value |
| :--- | :--- |
| Loop 0: Fractional-N/Integer-N | 00 |
| Loop 1: Low PFD Frequency | 01 |
| Loop 2: Zero Delay | 10 |
| Reserved | 11 |

## Loop Configuration 0－Fractional－N／Integer－N



Figure 22．PLLO Loop Configuration 0
The Loop 0 configuration is the only configuration that supports a fractional－ N translation in addition to integer－ N translations． This configuration uses a single feedback divider，N0，with an integrated $\Sigma-\Delta$ modulator．
The VCO0 frequency is a function of the PFD input frequency （see the PLL0 Reference Frequency Scaling section）and the values programmed into the registers associated with N0，N0 fraction，and N0 modulus．

$$
f_{V C O O}=f_{\text {PFDO }} \times\left(N O+\frac{N 0 \text { fraction }}{\text { NO modulus }}\right)
$$

where：
$f_{V C o o}$ is the frequency of the VCO．
$f_{\text {PFDD }}$ is the frequency at the input to the PFD．
$N 0$ is an element of the following set：$\left\{\mathrm{N}_{\text {MIN }}, \mathrm{N}_{\text {MIN }}+1, \ldots, 255\right\}$ ， where $\mathrm{N}_{\mathrm{MIN}}=12$ for integer－ N operation and $\mathrm{N}_{\mathrm{MIN}}=15$ for fractional－N operation．
N0 fraction is an element of the following set：$\{0,1, \ldots$ ， $16,777,214\}$ ．
NO modulus is an element of the following set，but with the constraint of NO fraction＜N0 modulus：$\{1,2, \ldots, 16,777,215\}$ ．
Programming the N0 SDM power－down bit（Register 0x101，Bit 0） to Logic 1 disables the SDM，making N0 fraction functionally equivalent to a value of 0 ，and PLLO can only be configured as an integer－N PLL．This is also the case if N0 fraction is program－ med to 0 ；however，the SDM circuitry is not placed into a low power state．Integer－N operation yields the best performance in terms of phase noise，spurs，and jitter．
To obtain the best performance in fractional－ N operation， configure the N0 modulus value to the largest possible value as allowed by the fractional translation being synthesized．For example，if a 19.44 MHz input is being translated to a 625 MHz output，the required VCO operating frequency is 2500 MHz ． Using the input doubler，this requires an N divider value of $64+$ $73 / 243$ ．To make the modulus as large as possible，both the modulus and fraction values must be multiplied by the same scaling value．The scaling value is calculated as follows：

$$
\text { Scalar }=\text { floor }\left(\frac{2^{24}-1}{\text { modulus }}\right)=\text { floor }\left(\frac{16,777,215}{243}\right)=69,042
$$

The resulting values to be used as the operating N0 fraction and N0 modulus values are as follows：

$$
\begin{aligned}
& \text { N0 fraction }=\text { scalar } \times 73=69,042 \times 73=5,040,066 \\
& \text { N0 } \text { modulus }=\text { scalar } \times 243=69,042 \times 243=16,777,206
\end{aligned}
$$

The overall frequency translation equation for Loop 0 is

$$
f_{\text {out }}=\frac{f_{\text {REF }}}{R 0} \times \frac{\left(N 0+\frac{N 0 \text { fraction }}{N 0 \text { modulus }}\right)}{M_{Z} \times Q_{Y}}
$$

where：
$f_{\text {out }}$ is the frequency at the output driver，OUTx（OUT0 through OUT9）．
$f_{\text {REF }}$ is the frequency of the active reference（REF0 or REF1）． $M_{z}$ is the VCO divider（M0 or M1）that is the input source of $Q_{\mathrm{Y}}$ ． $Q_{Y}$ is the channel divider（Q0，Q1，Q2，or Q3）associated with OUTx．
$R 0$ is the divider value used to scale the input reference frequency and is an element of the following set：$\{1 / 2,1,2 \ldots 63\}$ ． Note the value of $1 / 2$ is the result of selecting the $\times 2$ reference multiplier（see the PLL0 Reference Frequency Scaling section）．
$N 0$ is an element of the set：$\left\{\mathrm{N}_{\mathrm{MIN}}, \mathrm{N}_{\mathrm{MIN}}+1, \ldots \mathrm{~N}_{\mathrm{MAX}}\right\}$ where
$\mathrm{N}_{\text {min }}, \mathrm{N}_{\text {max }}$ are 12 and 255 ，respectively，for integer－ N operation and $\mathrm{N}_{\text {MIN }}, \mathrm{N}_{\text {MAX }}$ are 15 and 252 ，respectively，for fractional－ N operation．
NO fraction is an element of the set：$\{0,1, \ldots, 16,777,214\}$ ．
NO modulus is an element of the set：$\{1,2, \ldots, 16,777,215\}$ with the constraint N0 fraction＜N0 modulus．
$M_{z}$ is the divide value of the VCO divider and is an element of the set：$\{2,3, \ldots, 11\}$ ．
$Q_{Y}$ is the divide value of the channel divider and is an element of the set：$\{1,2, \ldots, 64\}$ ．

## Loop Configuration 1－Low PFD Frequency



Figure 23．PLLO Loop Configuration 1
The Loop 1 configuration is an integer－ N configuration that uses a cascade of two feedback dividers，N0 and N0A，to operate at much lower PFD frequencies．In this configuration，the charge pump current is internally set to a value of $1024 \mu \mathrm{~A}$ ，an internal switch shorts $\mathrm{R}_{\text {ZERO }}$ in the integrated loop filter and automatically sets the integrated pole capacitor（CPOLE2）to 100 pF ．This particular internal loop filter configuration provides the flexibility to set the response zero and the first pole frequency of the loop filter（via an external R－C network）to accommodate a low PFD rate．Note that Loop 1 configures PLL0 as an integer－N PLL only．Therefore，to ensure proper device operation，the N0 SDM
power-down bit must be set to Logic 1, or the N0 fraction value must be set to 0 .
The VCO0 frequency is a function of the PFD input frequency (see the PLL0 Reference Frequency Scaling section) and the values programmed into the registers associated with N0 and N0A.

$$
f_{V C O O}=f_{P F D O} \times N O \times N O A
$$

The divider value of N0 is set by programming the N0 divider integer value bits to a value between 12 and 255 . N0A is a 12 -bit divider that is set by programming the N0A Divider Ratio[11:0] bits (Register 0x10E, Bits[7:0] and Register 0x10F, Bits[3:0]) as shown in Table 26.

Table 26. N0A Divider Ratio Decode

| NOA Divider Ratio[11:0] Value | Divider Operation |
| :--- | :--- |
| 0 to 3 | Invalid setting |
| 4 to 4095 | Divide by this value |

The overall frequency translation equation for Loop 1 is as follows:

$$
f_{\text {out }}=\frac{f_{R E F}}{R 0} \times \frac{(N 0 \times N O A)}{M_{Z} \times Q_{Y}}
$$

where:
$f_{\text {out }}$ is the frequency at the output driver, OUTx (OUT0 through OUT9).
$f_{\text {REF }}$ is the frequency of the active reference (REF0 or REF1). $M_{z}$ is the VCO divider (M0 or M1) that is the input source of $Q_{Y}$. $Q_{Y}$ is the channel divider (Q0, Q1, Q2, or Q3) associated with OUTx.
R 0 is the divider value used to scale the input reference
frequency and is an element of the following set: $\{1 / 2,1,2 \ldots 63\}$.
Note that the value of $1 / 2$ is the result of selecting the $\times 2$ reference multiplier (see the PLL0 Reference Frequency Scaling section).
N0 is an element of the following set: $\{12,13 \ldots 255\}$.
N0A is an element of the following set: $\{4,5 \ldots 4095\}$.
$\mathrm{M}_{\mathrm{z}}$ is the divide value of the VCO divider and is an element of the following set: $\{2,3 \ldots 11\}$.
Qr is the divide value of the channel divider and is an element of the following set: $\{1,2 \ldots 64\}$.

## Loop Configuration 2-Zero Delay



Figure 24. PLLO Loop Configuration 2
In the Loop 2 configuration, the total feedback division ratio is a cascade of the VCO divider, M0, and the channel divider, $\mathrm{Q}_{\text {zD }}$. The channel divider, $\mathrm{Q}_{\mathrm{ZD}}$, operates identically to any other channel divider configured with M 0 as an input clock source; however, the output of the divider is not routed to an output driver, but rather to the PLL0 PFD feedback clock input. This feedback scheme, along with Qzd being synchronized with the other channel dividers (see the Synchronization section) allows the loop to establish a minimal delay between the rising edges of the reference input and the output clocks. See the PLL0 VCO Calibration section for information concerning the impact of the $\mathrm{Q}_{\mathrm{ZD}}$ synchronization on the VCO0 calibration procedure.
The VCOO frequency is a function of the PFD input frequency (see the PLL0 Reference Frequency Scaling section) and the values programmed into the registers associated with M0 and $\mathrm{Q}_{\mathrm{zd}}$.

$$
f_{V C O O}=f_{\text {PFDO }} \times\left(M 0 \times Q_{Z D}\right)
$$

M0 is described in detail in the PLL0 VCO Dividers (M0 and M1) section and Qzd is described in detail in the Channel Dividers section.
The overall frequency translation equation for Loop 2 is as follows:

$$
f_{\text {OUT }}=\frac{f_{R E F}}{R 0} \times \frac{M 0 \times Q_{Z D}}{M_{Z} \times Q_{Y}}
$$

where:
$f_{\text {out }}$ is the frequency at the input to the channel dividers, OUTx (OUT0 through OUT9).
$f_{\text {REF }}$ is the frequency of the active reference (REF0 or REF1).
$Q_{z D}$ is the zero delay feedback divider.
$M_{z}$ is the VCO divider (M0 or M1) that is the input source of $Q_{Y}$.
$Q_{Y}$ is the channel divider (Q0, Q1, Q2, or Q3) associated with OUTx.
R 0 is the divider value used to scale the input reference frequency and is an element of the following set: $\{1 / 2,1,2, \ldots$, $63\}$. Note that the value of $1 / 2$ is the result of selecting the $\times 2$ reference multiplier (see the PLL0 Reference Frequency Scaling section).
M 0 and $\mathrm{Mz}_{\mathrm{z}}$ are divide values of the VCO dividers and are elements of the following set: $\{2,3, \ldots, 11\}$.
$\mathrm{Q}_{\mathrm{ZD}}$ and $\mathrm{Q}_{\mathrm{Y}}$ are divide values of the channel divider and are elements of the following set: $\{1,2, \ldots, 64\}$.

For deterministic phase alignment through a reference switchover event, configure the output frequency of $\mathrm{Q}_{\text {zD }}$ (and, therefore, the PLL0 PFD frequency) such that it is equal to the greatest common denominator (GCD) of all channel divider output frequencies on the PLL0 synchronization domain and the reference input.

In the following example,

- $\mathrm{f}_{\mathrm{IN}}=25 \mathrm{MHz}$
- fouto_то_оитз $=125 \mathrm{MHz}$
- fout__To_outs $=312.5 \mathrm{MHz}$
- fout6_TO_out7 $=625 \mathrm{MHz}$
- fouts_To_outio $=25 \mathrm{MHz}$ from the PLL0 active reference input.
- $\mathrm{f}_{\text {PFD } 0}=\operatorname{GCD}(25,125,312.5,625)=12.5 \mathrm{MHz}$
- $\mathrm{f}_{\mathrm{vcoo}}=625 \mathrm{MHz} \times 4=2500 \mathrm{MHz}$

Therefore, $\mathrm{R} 0=2$ and $\mathrm{M} 0 \times \mathrm{Q}_{\mathrm{ZD}}=2500 / 12.5=200$. This requires the following conditions:

- $\mathrm{M} 0 \geq 4=\operatorname{ceil}(200 / 64)$
- $\mathrm{M} 0=4$
- $\mathrm{Q}_{z \mathrm{D}}=50$
- $\mathrm{Q} 0=5$
- $\mathrm{Q} 1=2$
- Q 1 source $=\mathrm{M} 0$
- $\mathrm{Q} 2=1$
- Q 2 source $=\mathrm{M} 0$
- $\mathrm{N} 0=200$

In the following example,

- $\mathrm{f}_{\mathrm{IN}}=25 \mathrm{MHz}$
- fouto_то_оитз $=156.25 \mathrm{MHz}$
- fout4_To_outs $=125 \mathrm{MHz}$
- fout6_TO_out7 $=625 \mathrm{MHz}$
- $\mathrm{foutr}_{\text {_To_out10 }}=25 \mathrm{MHz}$ from the PLL0 active reference input
- $\mathrm{f}_{\text {PPD } 0}=\operatorname{GCD}(25,125,156.25,625)=6.25 \mathrm{MHz}$
- $\mathrm{f}_{\mathrm{VCo}}=625 \mathrm{MHz} \times 4=2500 \mathrm{MHz}$

Therefore, $\mathrm{R} 0=4$ and $\mathrm{M} 0 \times \mathrm{Q}_{\mathrm{zD}}=2500 / 6.25=400$. This requires $\mathrm{M} 0 \geq 7=\operatorname{ceil}(400 / 64)$. M1 must be used to generate all the required frequencies in this configuration, resulting in the following settings:

- $\mathrm{M} 0=8$
- $\mathrm{Q}_{\mathrm{zd}}=50$
- $\mathrm{Q} 0=2$
- $\mathrm{M} 1=4$
- $\mathrm{Q} 1=5$
- Q 1 source $=$ M1
- $\mathrm{Q} 2=1$
- Q 2 source $=$ M1
- $\mathrm{N} 0=400$

However, the maximum value for N0 is 255 . Therefore, to calibrate the VCO, use Loop Mode 1, which requires N0 $=50$ and $\mathrm{N} 0 \mathrm{~A}=8$. See the PLL0 VCO Calibration section for detailed information about calibrating in Loop Mode 2 when $\mathrm{M} 0 \times \mathrm{Q}_{\text {zD }}>255$.
Note that using smooth switchover minimizes the phase offset between reference inputs for a reference switchover event. Therefore, the use of smooth switching allows deterministic phase alignment to be maintained through a switchover event without the need for the reference input divider.

## PLLO Phase Frequency Detector (PFD) and Charge Pump

The PFD determines the phase difference between the edges of the reference divider output and the feedback divider output. The maximum operating frequency of the PFD depends on the operating mode of the PLL (see Table 6).
The circuit provides two pulse-width modulated output signals: up and down. These up/down pulses drive the charge pump circuit. The instantaneous phase error determines the amount of charge delivered from the charge pump to the loop filter. The closed-loop of the PLL typically drives the frequency and phase difference between the two PFD input signals toward zero.
The 1.8 V charge pump current is user-programmable in increments of $4 \mu \mathrm{~A}$ up to 1.02 mA via the PLL0 charge pump current bits (Register 0x102, Bits[7:0]). The charge pump current is determined by multiplying the bit field value of the PLL0 charge pump current bits by $4 \mu \mathrm{~A}$. For example, the default setting of $0 \times 8 \mathrm{D}$ produces a charge pump current of $141 \times 4 \mu \mathrm{~A}=564 \mu \mathrm{~A}$.

## PLLO Loop Filter

The loop filter affects the dynamic characteristics of a PLL (for example, lock time and stability). The AD9576 provides both internal and external partially integrated loop filter capabilities for VCO0. The loop filter used is specified by the PLL0 loop filter bypass bit (Register 0x104, Bit 0). Setting this bit to Logic 0 uses the internal loop filter, whereas Logic 1 uses an external loop filter for VCO0. For both the external and internal loop filter, the value of CPOLE2 is fixed internally to 16 pF .
Operating VCO0 with the internal loop filter requires a single 4.7 nF external capacitor connected between the LF and LDO_BYP pins. The other loop filter components are internal and can be programmed through the PLL0 loop filter bits (Register 0x103, Bits[7:0]). Note PLL0 uses a static charge pump current; therefore, the nominal bandwidth of 400 kHz varies slightly as the feedback divide ratio deviates from a value of 50 .
When VCO0 uses the external loop filter, the value of RPOLE2 is internal and set by the PLL0 loop filter RPOLE2 bits (Register 0x103, Bits[7:6]). The remaining components, $\mathrm{R}_{\text {zero }}$, Czero, and CPOLE1 are external to the AD9576 and are configured by the user.


Figure 25. 8 kHz PFD PLLO External Loop Filter
When using an 8 kHz PFD rate, an external loop filter must be used. Figure 25 shows the recommended external loop filter design for an 8 kHz PFD rate. With a VCO0 frequency of 2500 MHz and a charge pump current of $888 \mu \mathrm{~A}$ (Register 0x102, Bits[7:0] = 0 xDE ), the loop filter has a bandwidth of 520 Hz with $70^{\circ}$ of phase margin.

## PLLO Internal VCO

PLL0 incorporates a low phase noise LC tank VCO0. This VCO has 256 frequency bands spanning from 2.375 GHz to 2.75 GHz . A VCO calibration is required to select the appropriate operating frequency band for the programmed divider configuration (see the PLLO VCO Calibration section).

VCO0 has an integrated low dropout (LDO) linear voltage regulator that isolates VCO0 from possible external supply voltage variations. The regulated LDO voltage appears at the LDO_BYP pin. To ensure stability, connect a $0.47 \mu \mathrm{~F}$ chip monolithic ceramic capacitor between this pin and ground.
Note that using the LDO_BYP pin to power an external circuit may degrade VCO0 performance.

## PLLO VCO Dividers (M0 and M1)

The internal VCO of PLL0 operates in the 2.5 GHz range, which is too high to clock the output channel dividers directly. The AD9576 has two independent VCO dividers, M0 and M1, used to scale down the internal VCO frequency to an acceptable range for the output channel dividers. Both the M0 and M1 dividers are programmable over the range of 2 to 11 using the M0 divide ratio and M1 divider ratio bits, Register 0x121, Bits[3:0] and Register 0x121, Bits[7:4], respectively. The values of these bits and their corresponding functions are shown in Table 27.

Table 27. VCO Divider Ratio Decode

| M0 or M1 Divider Ratio Bit Field Value | Divider Operation |
| :--- | :--- |
| 0 to 1 | Power down |
| 2 to 11 | Divide by this value |
| 12 to 15 | Power down |

The dual VCO dividers provide flexibility for the output frequencies. VCO Divider M0 drives the Q0, Q1, Q2, Q3, and Qzd channel output drivers, whereas VCO Divider M1 only drives the Q1 and Q2 channel dividers.

The VCO dividers, M0 and M1, have a synchronous reset function that must be exercised after power-up or a change in divide value to guarantee proper operation. Under normal operation, there is no need for the user to reset the M0 or M1 dividers manually because they are automatically reset by the VCO0 calibration process. However, when the user wants to change the M 0 or M 1 divider value after the VCO0 calibration, the user must either reissue a VCO0 calibration (see the PLL0 VCO Calibration section) or manually reset the VCO dividers by executing the following sequence:

1. Force a reset on the M0 VCO divider. Set Register 0x120, Bit $0=1$.
2. Force a reset on the M1 VCO divider. Set Register 0x120, Bit $4=1$.
3. Issue an input/output (I/O) update. Write Register 0x00F $=$ 0x01.
4. Clear the M0 VCO divider reset state. Set Register 0x120, Bit $0=0$.
5. Clear the M1 VCO divider reset state. Set Register 0x120, Bit $4=0$.
6. Issue an I/O update. Write Register $0 \mathrm{x} 00 \mathrm{~F}=0 \mathrm{x} 01$.

Note that, if only a single VCO divider value is changed, only that divider must be reset. However, resetting both dividers simultaneously ensures synchronization between the respective downstream dividers.

## PLLO VCO Calibration

The AD9576 on-chip VCO0 must be calibrated to ensure proper operation over process and temperature. Calibration centers the VCO 0 control voltage at the VCO 0 frequency established after PLL0 locks, allowing VCO0 a sufficient operating range to maintain lock over extremes of temperature and voltage.

The VCO calibration routine works by comparing the VCO feedback clock to the reference input clock. This requires that a valid reference input clock is present at the time of calibration. Therefore, the LOR status indicator of the PLL0 active reference input is used to gate the VCO calibration operation so that it waits for the presence of a reference input clock. Note that, in Loop Mode 1, the REF0/REF1 frequency may be lower than the detection threshold of the LOR status indicator, causing the LOR status to remain Logic 1 even with a fully valid reference. In this case, the VCO calibration cannot be gated by the PLL0 active reference input LOR status. Therefore, the LOR gating of the calibration is removed when operating in Loop Mode 1 with a total feedback divide value equal to or greater than a value of divide by 512 . When these conditions are met, the calibration still waits for the presence of a reference input clock, but no assessment of the frequency accuracy of the signal is made prior to the execution of the calibration.

When a PPR load is executed on power-up, an automatic calibration sequence is issued following the completion of the load. Otherwise, a manual VCO0 calibration must be initiated via the PLL0 calibration bit (Register 0x100, Bit 3). Setting the PLL0 calibration bit to Logic 1 initiates a calibration of VCOO. The PLL0 calibration bit is not a self clearing bit. Therefore, the bit must be reset to Logic 0 before a subsequent manual calibration can be initiated. The PLL0 calibration in progress bit (Register 0x020, Bit 2) indicates when a VCO0 calibration is occurring. A Logic 1 reported on the PLL0 calibration in progress bit indicates a VCO0 calibration is active, whereas a Logic 0 indicates normal PLL0 operation.
After a successful calibration, the VCO operates in a condition with optimal margin to maintain lock in operation across the entire specified temperature range, which includes margin for a deviation in the reference input clock carrier up to $\pm 200 \mathrm{ppm}$. However, if the active reference clock frequency exceeds this limit, or if the user alters the nominal VCO operating frequency by reconfiguring the reference scaling section or feedback divider, the ability for the PLL to maintain lock over temperature may be compromised. If this occurs, an additional VCO calibration is necessary. To accomplish this, write the following register sequence:

1. Clear the VCO0 calibration bit. Write Register 0x100, Bit $3=0$.
2. Issue an I/O update. Write Register $0 \times 00 \mathrm{~F}=0 \mathrm{x} 01$.
3. Initiate a manual VCO0 calibration. Write Register 0x100, Bit $3=1$.
4. Issue an I/O update. Write Register $0 \times 00 \mathrm{~F}=0 \times 01$.

Note that, during the first VCO0 calibration sequence after a PLL0 reset or chip level reset, the calibration controller holds the distribution section in sync mode (the channel dividers are held in reset and the output drivers are static) until the calibration terminates. Therefore, no output signals appear until the VCO0 calibration sequence terminates, as indicated by a Logic 1 to Logic 0 transition of the PLL0 calibration in progress bit (Register 0x020, Bit 2).
The VCO0 calibration process requires approximately 98,500 cycles of the PFD to complete. Therefore, the calibration time (tvco_cal) depends on the input frequency to the PFD ( $\mathrm{f}_{\mathrm{PFD}}$ ) as follows:

$$
t_{V C O \_C A L}=\frac{9.85 \times 10^{4}}{f_{P F D}}
$$

## Loop Mode 2 Calibration Considerations

When using the PLL0 Loop 2 feedback configuration, the VCO0 calibration requires special treatment because the M0 and $\mathrm{Q}_{\mathrm{zd}}$ dividers stop during VCO0 calibration (a result of the automatic synchronization function imposed during calibration), which prevents the calibration circuitry from receiving the required feedback clock edges. Therefore, the calibration controller detects that Loop 2 is in effect and automatically switches to the Loop 0 configuration to perform the VCO0 calibration sequence. Upon completion of the calibration sequence, the calibration controller automatically restores the Loop 2 configuration. Because the calibration controller uses the Loop 0 configuration, the N0 divider is necessarily in the feedback path during the calibration sequence. Therefore, the user must program the value of the N0 divider before initiating a calibration sequence in the Loop 2 configuration, where

$$
N 0=M 0 \times Q_{z D}
$$

That is, N0 must match the product of the M0 divider and the Qzd channel divider. The N0 divider is programmed via the N0 divider integer value bits (Register 0x107, Bits[7:0]).
If $\mathrm{M} 0 \times \mathrm{Q}_{\mathrm{zD}}>255$, the N 0 feedback divider alone is not large enough to be used during calibration. To properly calibrate VCO0, manually force the AD9576 to operate in Loop 1 during calibration and, following the completion of the calibration, manually force the AD9576 back to Loop 2. Perform these actions using the following sequence:
5. Clear the VCO0 calibration bit. Write Register 0x100, Bit $3=0$.
6. Set Loop Mode 1. Write Register 0x101, Bits $[2: 1]=1$.
7. Issue an I/O update. Write Register $0 \times 00 \mathrm{~F}=0 \mathrm{x} 01$.
8. Initiate a manual VCO0 calibration. Write Register 0x100, Bit $3=1$.
9. Issue an I/O update. Write Register $0 \times 00 \mathrm{~F}=0 \mathrm{x} 01$.
10. Wait for the calibration to complete, the poll until Register 0x020, Bit $2=0$.
11. Set Loop Mode 2. Write Register 0x101, Bits[2:1] = 2 .
12. Issue an $\mathrm{I} / \mathrm{O}$ update. Write Register $0 \mathrm{x} 00 \mathrm{~F}=0 \mathrm{x} 01$.

Note that, in this case, the calibration feedback path consists of the cascade of the N0 and N0A dividers. Therefore, the user must program the N0 and N0A dividers such that

$$
N 0 \times N O A=M 0 \times Q_{Z D}
$$

## PLLO Lock Detect

The PLL0 lock detector is a frequency detector that evaluates the frequency difference between the feedback and reference inputs to the PFD. A lock condition is indicated when the average difference between the feedback and reference inputs is less than a magnitude of 16 ppm . The PLL0 lock detect process requires approximately 65,500 cycles of the PFD to complete. Therefore, the lock detect time ( $\mathrm{t}_{\mathrm{LDEt}}$ ) depends on the input frequency to the PFD ( $\mathrm{f}_{\mathrm{PFD}}$ ) as follows:

$$
t_{\text {LDET }}=\frac{6.5 \times 10^{4}}{f_{P F D}}
$$

## PLL1 INTEGER-N PLL

PLL1 is a fully integrated integer-N PLL consisting of six functional elements: a reference frequency prescalar, a PFD, a charge pump, an internal loop filter, a VCO, and a feedback divider. PLL1 allows two independent reference clock input signals. PLL1 provides up to three outputs segregated into two groups. Each group has a dedicated channel divider allowing the device to produce two different output frequencies simultaneously. Figure 26 shows the functional block diagram of PLL1.


Figure 26. PLL1 Block Diagram

## PLL1 Reference Frequency Scaling

The frequency of the active input reference (REF0, REF1, or REF2) is scalable via the PLL1 doubler enable bit (Register 0x202, Bit 0 ) and the R1 divider ratio bits (Register 0x202, Bits[3:1]). This scaling allows the user to scale the input reference frequency to satisfy the input range of the PFD. When the PLL1 doubler enable bit is set to Logic 0 , the frequency appearing at the input to the PFD, $\mathrm{f}_{\mathrm{PFDI}}$, is a function of the active reference frequency scaled by the reference input divider.

$$
f_{P F D 1}=\frac{f_{R E F}}{R 1}
$$

where:
$f_{\text {REF }}$ is the frequency of the active reference (REF0, REF1, or REF2).
$R 1$ is the value of the R1 reference input divider value.
When the PLL1 doubler enable bit is set to Logic 1 , the frequency appearing at the input to the PFD, $\mathrm{f}_{\mathrm{PFD1}}$, is the active reference frequency multiplied by a factor of 2 .

$$
f_{P F D I}=f_{\text {REF }} \times 2
$$

where $f_{\text {REF }}$ is the frequency of the active reference (REF0, REF1, or REF2).

Note that, when the $\times 2$ frequency multiplier is in use, the active reference signal must have a duty cycle close to $50 \%$. Otherwise, spurious artifacts (harmonics) may propagate through the signal path and appear at the output of PLL1.

## PLL1 Loop Configuration

The $\mathrm{VCO}_{1}$ frequency is a function of the PFD1 input frequency and the values programmed into the registers associated with the $N_{1}$ feedback divider.

$$
f_{V C O I}=f_{P F D I} \times N_{l}
$$

The divider value of $\mathrm{N}_{1}$ is set by programming the N 1 divider ratio bits (Register 0x201, Bits[7:0]) to a value between 4 and 255.
The overall frequency translation is as follows:

$$
f_{\text {OUT }}=\frac{f_{\text {REF }}}{R 1} \times \frac{N_{1}}{Q x}
$$

where:
$f_{\text {out }}$ is the frequency at the output driver, OUTx (OUT8, OUT9, or OUT10).
$f_{\text {REF }}$ is the frequency of the active reference (REF0, REF1, or REF2). Qx is the channel divider (Q3 or Q4) associated with OUTx.
R 1 is the divider value used to scale the input reference frequency and is an element of the following set: $\{1 / 2,1,1.5,2,3,4,6,8\}$. Note the value of $1 / 2$ is the result of selecting the $\times 2$ reference multiplier (see the PLL1 Reference Frequency Scaling section).
$N_{1}$ is an element of the following set: $\{4,5, \ldots, 255\}$.
Qx is the divide value of the channel divider and is an element of the following set: $\{1,2, \ldots, 64\}$.

## PLL1 PFD, Charge Pump, and Loop Filter

The PFD determines the phase difference between the edges of the reference divider output and the feedback divider output. The circuit provides two pulse-width modulated output signals: up and down. These up/down pulses drive the charge pump circuit. The instantaneous phase error determines the amount of charge delivered from the charge pump to the loop filter. The closed-loop of the PLL typically drives the frequency and phase difference between the two PFD input signals towards zero.
The loop filter affects the dynamic characteristics of a PLL (for example, lock time and stability). PLL1 has a fully integrated internal loop filter that establishes the loop dynamics for a PFD frequency between 10 MHz and 50 MHz . The charge pump current and loop filter components are automatically adjusted based on the programmed N 1 feedback divide value to maintain a nearly constant loop bandwidth over a range of feedback dividers values. Table 28 shows the PLL1 closed-loop bandwidth as a function of the N1 divide value.

Table 28. PLL1 Closed-Loop Bandwidth

| N1 Divide Value | Nominal Closed Loop Bandwidth (MHz) |
| :--- | :--- |
| 4 to 23 | 3.5 |
| 24 to 47 | 1.75 |
| 48 to 255 | 1 |

## PLL1 Internal VCO

The PLL1 internal VCO has a frequency range of 750 MHz to 825 MHz and a nominal gain of $750 \mathrm{MHz} / \mathrm{V}$, allowing the PLL to support $\pm 3.125 \%$ clock margining for an 800 MHz VCO frequency and a 25 MHz PFD frequency by updating the feedback divider on-the-fly.

## PLL1 Lock Detect

The PLL1 lock detect is a phase detector that evaluates the phase difference between the feedback and reference inputs to PFD1. The lock detector operates at the PFD rate, which is

$$
f_{P F D 1}=\frac{f_{V C O 1}}{N_{1}}
$$

A lock condition is indicated when the phase error between the feedback and reference inputs to PFD1 is less than 3.25 ns .
Typically, a lock condition for PLL1 is declared $420 \mu \mathrm{~s}$ after the release of $\overline{\mathrm{RESET}}$, assuming a valid input clock is available.

## OUTPUT DISTRIBUTION

The output distribution is segmented into five groups of outputs (Output Group 0, Output Group 1, Output Group 2, Output Group 3, and Output Group 4) with each group having several output drivers that share a channel divider. The output groups, corresponding channel dividers, output drivers, and input clock source(s) are shown in Table 29.

Table 29. Distribution Output Groups

| Output <br> Group | Channel <br> Divider | Output <br> Driver(s) | Frequency <br> Source(s) |
| :--- | :--- | :--- | :--- |
| 0 | Q0 | OUT0, OUT1, <br> OUT2, OUT3 | PLLO (M0) |
| 1 | Q1 | OUT4, OUT5 <br> OUT6, OUT7 | PLLO (M0 and M1) <br> PLL0 (M0 and M1) |
| 3 | Q2 | OUT8, OUT9 | PLL0 (M0), PLL1 <br> output, PLL1 <br> reference <br> O3 |
| 4 | Q4 | OUT10 | PLL1 output, PLL1 <br> reference |

## Channel Dividers

There are a total of six, 6-bit integer channel dividers: Q0, Q1, Q2, Q3, Q4, and QzD. The divider ratio is programmable using the Qx divider ratio bits, Register 0x140, Bits[5:0], Register 0x146, Bits[5:0], Register 0x14A, Bits[5:0], Register 0x240, Bits[5:0], Register 0x244, Bits[5:0], and Register 0x110, Bits[5:0] for Q0, Q1, Q2, Q3, Q4, and QzD, respectively. Each channel divider can operate in divide ratios of 1 to 64 . The default divide ratio for each channel divider is divide by 4 , with the exception of $Q_{z D}$, which has a default value of 1 .

The initial phase offset for each channel divider is programmable through the Qx initial phase bit fields: Register 0x141, Bits[5:0], Register 0x147, Bits[5:0], Register 0x14B, Bits[5:0], Register 0x241, Bits[5:0], Register 0x245, Bits[5:0], and Register 0x110, Bits[5:0] for Q0, Q1, Q2, Q3, Q4, and QzD, respectively. The bit fields each have a programming range of 0 to 63 in units of half cycles
of the input clock period. For Output Group 0, if the M0 output clock is 625 MHz , the LSB of this bit field corresponds to 800 ps of phase delay and an initial phase offset value of 23 delays the first edge of the Q0 divider output by 18.4 ns relative to an initial phase offset value of 0 . To guarantee the initial phase offset of the Qx channel divider, a synchronization command must be executed on Qx after the corresponding Qx initial phase bit field is programmed by the user. Refer to the Synchronization section for additional information regarding this process.

Each channel divider can be independently powered down using the respective power-down bits. These bits are the Q0 PD (Register 0x140, Bit 6), Q1 PD (Register 0x146, Bit 6), Q2 PD (Register 0x14A, Bit 6), Q3 PD (Register 0x240, Bit 6), and Q4 PD (Register 0x244, Bit 6) bits in the serial register. When the channel divider power-down bit is set to Logic 1, the respective channel divider powers down, whereas Logic 0 powers up the channel divider for normal operation.

## Input Sources

The Q0 and $\mathrm{Q}_{\mathrm{zd}}$ channel dividers are driven solely by the M0 VCO divider output clock. The Q1 and Q2 channel dividers can be driven by the output clock from either VCO divider, M0 or M1. The user must select which VCO divider is driving the Q1 and Q2 channel dividers using the Qx source bits (Register 0x147, Bit 6 for the Q1 source and Register 0x14B, Bit 6 for the Q2 source). Programming either Qx source bit to Logic 0 selects the M0 output clock as the input clock for the channel divider, whereas Logic 1 selects the M1 output clock as the channel divider input clock.

The Q3 channel divider can be driven by the output clock from the M0 VCO divider or the output of PLL1, f fvco. The user must select which input is driving the Q3 channel divider using the Q3 source bit (Register 0x241, Bit 6). Programming this bit to Logic 0 selects the PLL1 output as the Q3 input, whereas a Logic 1 selects the M0 output as the Q3 input.

The Q4 channel divider is driven solely by the output of PLL1, fvcol.

## Synchronization

Each channel divider has a sync input that allows the divider to be placed into a known phase, determined by its initial phase bit field. When the sync input is Logic 1, the divider is held in reset, which establishes the initial phase of the divider. When the sync input is logic low, the divider is in normal operation. Coordinating the Logic 1 to Logic 0 transition of the sync input of multiple channel dividers to occur simultaneously results in a deterministic initial phase alignment between the outputs of said dividers. Provided the set of synchronized dividers share a common input clock, the initial phase alignment is repeated at a rate equal to the GCD between all channel divider outputs.

As an example, assume the Q0 output is 50 MHz and the Q1 output is 100 MHz . The outputs have a GCD equal to 50 MHz ; therefore, the initial phase relationship between the Q0 and Q1 channel divider outputs repeats every 20 ns (for example, at a 50 MHz rate).

Consider another example: assume that the Q 0 output is 50 MHz , the Q1 output is 100 MHz , and the Q2 output is 125 MHz . The outputs have a GCD equal to 25 MHz ; therefore, the initial phase relationship between the Q0, Q1, and Q2 channel divider outputs repeats every 40 ns (for example, at a 25 MHz rate).
Four synchronization domains exist to facilitate the synchronization of multiple channel dividers. A single synchronization domain is a grouping of channel dividers in which the sync inputs of each channel divider are tied to a common control bit. The channel dividers are grouped based on their selected input source, and the four domains are as follows:

- M0 sync domain. This domain includes all channel dividers that are configured to use the M0 VCO divider as the input clock source.
- M1 sync domain. This domain includes all channel dividers that are configured to use the M1 VCO divider as the input clock source.
- PLL0 sync domain. This domain includes consists of the aggregate of the M0 and M1 sync domains.
- PLL1 sync domain. This domain includes includes all channel dividers that are configured to use the PLL1 output as the input clock source

Each sync domain has an associated manual sync bitRegister 0x120, Bit 2, Register 0x120, Bit 6, Register 0x100, Bit 2, and Register 0x200, Bit 2 for the M0, M1, PLL0, and PLL1 sync domains, respectively. Each manual sync bit allows user control of the divider sync inputs, but there are also automatically generated signals that are logically OR'ed with the manual sync bits of the individual sync domains. The actions that generate these automatically generated sync signals are described as follows, for the sync domains they affect:

- M0 sync domain. Deassertion of the M0 reset bit (Register 0x120, Bit 0 ) and deassertion of the M0 power-down bit (Register 0x120, Bit 1).
- M1 sync domain. Deassertion of the M1 reset bit (Register 0x120, Bit 4) and deassertion of the M1 powerdown bit (Register 0x120, Bit 5).
- PLL0 sync domain. Completion of the first VCO0 calibration routine issued after the deassertion of any chip level reset or deassertion of the PLL0 reset bit (Register 0x100, Bit 0). Note that this automatic sync affects both the M0 and M1 sync domains.
- PLL1 sync domain. Deassertion of the PLL1 reset bit (Register 0x200, Bit 0).

To manually synchronize a sync domain, the user must program the associated manual sync bit to a Logic 1 followed by a Logic 0 . The following example shows the required sequence for the PLL0 synchronization domain:
13. Set the PLL0 sync bit. Write Register 0x100, Bit $2=1$.
14. Issue an I/O update. Write Register $0 \times 00 \mathrm{~F}=0 \times 01$.
15. Clear the PLL0 sync bit. Write Register 0x100, Bit $2=0$.
16. Issue an I/O update. Write Register $0 \times 00 \mathrm{~F}=0 \times 01$.

Note that the M0 and M1 sync domains (and therefore the PLL0 sync domain) have mask sync bits (see the Register 0x122 description in Table 48). Setting a channel divider mask sync bit for a particular sync domain precludes said sync domain from affecting the operation of that channel divider. For example, if the Q1, Q2, and Q3 source bits are all programmed to Logic 0, the M0 sync domain includes the Q0, Q1, Q2, and Qzd channel dividers, the M1 sync domain does not include channel dividers, and the PLL1 sync domain includes the Q3 and Q4 channel dividers. Programming the M0 mask sync Q2 (Register 0x122, Bit 2) to Logic 1 results in the Q2 channel divider being unaffected by a M0 or PLL0 sync command. Programming the M1 mask sync Q2 (Register 0x122, Bit 6) to Logic 1 has no functional impact because Q2 is not a part of the M1 sync domain in this configuration.

## Output Driver Sources

The output drivers in Output Group 0, Output Group 1, and Output Group 2 (see Table 29) are driven by the outputs of their respective channel divider. For example, OUT4 and OUT5 in Output Group 1 are driven by the output of the Q1 channel divider.

Output Group 3 or Output Group 4 can be driven by the output of their respective channel divider or by the PLL1 active input reference. The user must select which source is driving the outputs in Output Group 3 and Output Group 4. For Output Group 3, this is accomplished by programming the OUT89 source bit (Register 0x241, Bit 7). Programming this bit to Logic 0 selects the Q3 output as the input for the OUT8/OUT9 output drivers, whereas a Logic 1 selects the PLL1 active input reference as the input to the output drivers. Note that, if the PLL1 active input reference is selected as the source to an output group and the PLL1 active input reference is configured for a XTAL, the PLL1 active input reference loss of reference signal gates the output drivers of the output group.
The input clock source for OUT10 is selected via the OUT10 source bit (Register 0x245, Bit 6). Programming this bit to Logic 0 selects the output of the Q4 divider as the clock source for OUT10, whereas a Logic 1 selects the PLL1 active input reference as the OUT10 clock source.

Note that, if none of the 3-channel output drivers, OUT8, OUT9, or OUT10, use the PLL1 output as their input, then the PLL1 power-down signal is automatically asserted, and PLL1 is powered down.

## Output Power-Down

The eight output drivers, OUT0 through OUT7, have independent power-down control via the corresponding OUTx PD bits in the serial register. For example, the OUT0 output driver is powered down via the OUT0 PD bit (Register 0x142, Bit 2). When the corresponding OUTx PD bit is set to Logic 1, OUTx is powered down; otherwise, it is powered on and functionally operational.
The three output drivers, OUT8, OUT9, and OUT10 have independent power-down control via the corresponding OUTx enable bits. For example, the OUT8 output driver is powered down via the OUT8 enable bit (Register 0x242, Bit 0). When the corresponding driver enable bit is set to Logic 0 , the OUTx output driver is powered down. Likewise, OUTx is powered up when the corresponding OUTx PD bit is set to Logic 1.

## Output Driver Format

The OUT0 through OUT7 output channels support HSTL, LVDS, and 1.8 V CMOS outputs. The user has independent control of the operating mode of each of the eight output channels via the OUTx driver format bits in the serial register (for example, Register 0x142, Bits[1:0] for OUT0). Table 49 contains a detailed description of the OUTx driver format bit fields for OUT0 through OUT7. The differential resistive load termination is removed for 1.8 V CMOS outputs. When an OUT0 through OUT7 driver is configured as 1.8 V CMOS, the positive and negative pins are in a complimentary phase relationship (for example, $180^{\circ}$ offset).
Use HSTL format and ac couple the output signal for an LVPECL-compatible output.

The OUT8, OUT9, and OUT10 output channels also support HSTL, LVDS, and 1.8 V CMOS outputs as well as HCSL and full swing CMOS outputs. The user has independent control of the operating mode of OUT8, OUT9, and OUT10 through the OUTx driver format bits (Register 0x242, Bits[6:4], Register 0x243, Bits[6:4], and Register 0x246, Bits[6:4]). Table 51 contains a detailed description of the OUTx driver format bit fields for OUT8, OUT9, and OUT10.

When OUT8, OUT9, or OUT10 are operating in the CMOS output format, the user must select the output swing level via the OUTx CMOS enable full swing bits (Register 0x242, Bit 7, Register 0x243, Bit 7, and Register 0x246, Bit 7). For example, OUT8 is controlled via the OUT8 CMOS enable full swing bit (Register 0x242, Bit 7). When the OUTx CMOS enable full swing bit is set to Logic 0 , the CMOS ouput of the corresponding driver has a 1.8 V swing. When the OUTx CMOS enable full swing bit is set to Logic 1 , the CMOS swing is determined by the voltage applied to VDD_OUTx. Only set the OUTx CMOS enable full swing bits to Logic 1 if the associated output format is configured as CMOS.

When OUT8, OUT9, or OUT10 is operating in the CMOS output format, the user must also select the polarity of the output driver via the OUTx CMOS polarity bits (Register 0x242, Bits[3:2], Register 0x243, Bits[3:2], and Register 0x246, Bits[3:2]). For example, the polarity of OUT8 is controlled via the OUT8 CMOS polarity bits (Register 0x242, Bits[3:2]). Table 51 contains a detailed description of the OUTx CMOS polarity bit fields for OUT8, OUT9, and OUT10.

Additionally, when the output format for OUT8, OUT9, or OUT10 is configured for either LVDS or full swing CMOS, the driver strength of the output is determined by the OUTx drive strength bits (Register 0x242, Bit 1, Register 0x243, Bit 1, and Register 0x246, Bit 1 for OUT8, OUT9, and OUT10, respectively).
When operating in the LVDS output format (OUTx driver format bit $=010$ ), programming this bit to Logic 0 results in an output drive strength of 3.5 mA , whereas a Logic 1 produces a drive strength of 4.5 mA .

When operating in the full swing CMOS output format, programming this bit to Logic 0 results in nominal output drive strength, whereas a Logic 1 results in low output drive strength that can be used to minimize coupling effects. The drive strength bit only applies to the full swing CMOS format. The 1.8 V swing CMOS output drivers only operate in a low drive strength mode.

## PPRx PINS

The AD9576 makes use of four PPRx pins to configure the device. Internal circuitry scans the PPRx pins for the presence of resistor terminations and configures the device accordingly. A PPRx pin scan occurs automatically as part of the power-on reset sequence (see the Power-On Reset (POR) section) or following the assertion of the $\overline{\text { RESET }}$ pin.
Each PPRx pin controls a specific function or functional block within the device (see Table 30). The power-on configuration of a functional block depends on the scanned state of the corresponding PPRx pin. The scan of a PPRx pin identifies one of eight possible states based on an external pull-up or pull-down resistor (maximum 10\% tolerance) per Table 31.

Table 30. PPRx Pin Function Assignments

| Mnemonic | Pin No. | Function Assignment |
| :--- | :--- | :--- |
| PPR0 | 24 | Input receiver configurations, PLL1 <br> source, and PLL input doubler states |
| PPR1 | 26 | OUT10 configuration |
| PPR2, PPR3 | 32,56 | PLO frequency translation and OUT0 <br> to OUT9 configuration |

Device programming consists of connecting the appropriate value programming resistors to the PPRx pins and terminating the resistors to $\mathrm{V}_{\mathrm{DD}_{\mathrm{x}} \text { or }}$ GND (per Table 31). For example, Figure 27 shows how to program PPR0 to State 3.

Table 31. PPRx State

| PPRx State | Resistance | Terminus |
| :--- | :--- | :--- |
| 0 | $820 \Omega$ | $G N D$ |
| 1 | $1.8 \mathrm{k} \Omega$ | GND |
| 2 | $3.9 \mathrm{k} \Omega$ | GND |
| 3 | $8.2 \mathrm{k} \Omega$ | GND |
| 4 | $820 \Omega$ | $\mathrm{~V}_{\mathrm{DD}}$ |
| 5 | $1.8 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{DD}}$ |
| 6 | $3.9 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{DD}}$ |
| 7 | $8.2 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{DD}}$ |



Figure 27. PPRx Programming Resistor Example

For details regarding the device configuration based on the scanned PPRx states, refer to the description of each PPRx pin in the following sections.

## PPRO—Reference Clock Input Configuration

The PPR0 pin controls the configuration of the reference clock inputs (REF0, REF1, REF2) and the select line of the PLL1 reference input mux. Table 32 associates each PPR0 state with a particular reference input configuration and PLL1 source combination.

## PPR1—OUT10 Configuration

The PPR1 pin controls the frequency, driver format, and source of OUT10, which requires the PLL1 reference input, and therefore REF2, if used, to be 25 MHz . Note that, if REF0/REF1 is configured to a frequency other than 25 MHz , the PLL1 source must be configured as REF2. Table 33 associates each PPR1 state with a particular OUT10 configuration.
PPR2 and PPR3-REFO/REF1 Frequency and OUTO to OUT9 Configuration
The PPR2 and PPR3 pins control the configuration of the REF0 and REF1 input frequency, PLL0, OUT0 to OUT9 driver format and frequency, and the OUT8 to OUT9 source. Table 34 associates each combination of PPR2 and PPR3 states with a particular predefined frequency translation.

Table 32. PPR0-Input Receiver Formats and PLL1 Source

| PPR0 State | REF0/REF1 Input Configuration | REF2 Input Configuration | PLL1 Source | PLL0 Doubler | PLL1 Doubler |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | XTAL | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | PLLO active reference | Enabled | Disabled |
| 1 | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | PLL0 active reference | Enabled | Disabled |
| 2 | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | PLLO active reference | Disabled | Disabled |
| 3 | Differential/ 1.8 V LVCMOS | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | PLL0 active reference | Disabled | Disabled |
| 4 | XTAL | XTAL | REF2 | Enabled | Disabled |
| 5 | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | REF2 | Enabled | Disabled |
| 6 | Differential/1.8 V LVCMOS | XTAL | REF2 | Enabled | Disabled |
| 7 | Differential/1.8 V LVCMOS | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | REF2 | Enabled | Disabled |

Table 33. PPR1-OUT10 Configuration

| PPR1 State | OUT10 Frequency (MHz) | OUT10 Format | OUT10 Source |
| :--- | :--- | :--- | :--- |
| 0 | 25 | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | PLL1 reference |
| 1 | $33.3(100 / 3)$ | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | PLL1 output |
| 2 | 50 | $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ CMOS | PLL1 output |
| 3 | $66.67(200 / 3)$ | $2.5 \mathrm{~V} / 3.3 \mathrm{~V} \mathrm{CMOS}$ | PLL1 output |
| 4 | 100 | LVDS | PLL1 output |
| 5 | $133.3(400 / 3)$ | LVDS | PLL1 output |
| 6 | 200 | LVDS | PLL1 output |
| 7 | 400 | LVDS | PLL1 output |

## AD9576

Table 34. PPR2 and PPR3-REF0/REF1 Frequency and OUT0 to OUT9 Configuration ${ }^{1}$

| PPR2 State | PPR3 State | REF0/REF1 <br> Frequency (MHz) | OUT0 to OUT3 |  | OUT4 to OUT5 |  | OUT6 to OUT7 |  | OUT8 to OUT9 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Frequency (MHz) | Format | Frequency (MHz) | Format | Frequency (MHz) | Format | Frequency (MHz) | Format | Source |
| 0 | 0 | 25 | Disabled | N/A | Disabled | N/A | Disabled | N/A | Disabled | N/A | N/A |
| 0 | 1 | 25 | 156.25 | HSTL | 156.25 | HSTL | 156.25 | HSTL | 156.25 | HSTL | PLLO |
| 0 | 2 | 25 | 156.25 | LVDS | 156.25 | LVDS | 156.25 | LVDS | 156.25 | LVDS | PLLO |
| 0 | 3 | 25 | 156.25 | HSTL | 156.25 | HSTL | 100 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 source |
| 0 | 4 | 25 | 156.25 | LVDS | 156.25 | LVDS | 100 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 <br> source |
| 0 | 5 | 25 | 156.25 | HSTL | 125 | HSTL | 100 | HSTL | 50 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 |
| 0 | 6 | 25 | 156.25 | HSTL | 125 | HSTL | 100 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 <br> source |
| 0 | 7 | 25 | 156.25 | LVDS | 125 | LVDS | 100 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 <br> source |
| 1 | 0 | 25 | 156.25 | LVDS | 125 | LVDS | 25 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 source |
| 1 | 1 | 25 | 156.25 | HSTL | 125 | HSTL | 25 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 source |
| 1 | 2 | 25 | 156.25 | HSTL | 100 | HSTL | 50 | HSTL | 125 | HSTL | PLLO |
| 1 | 3 | 25 | 156.25 | LVDS | 100 | LVDS | 50 | HSTL | 125 | HSTL | PLLO |
| 1 | 4 | 25 | 156.25 | LVDS | 100 | LVDS | 100 | LVDS | 25 | $\begin{array}{\|l} 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ \text { CMOS } \end{array}$ | PLL1 <br> source |
| 1 | 5 | 25 | 156.25 | HSTL | 100 | HSTL | 25 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 source |
| 1 | 6 | 25 | 156.25 | LVDS | 100 | LVDS | 25 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 <br> source |
| 1 | 7 | 25 | 156.25 | HSTL | 100 | HSTL | 125 | HSTL | 312.5 | HSTL | PLLO |
| 2 | 0 | 25 | 156.25 | LVDS | 100 | LVDS | 125 | LVDS | 312.5 | LVDS | PLLO |
| 2 | 1 | 25 | 156.25 | HSTL | 312.5 | HSTL | 125 | HSTL | 25 | HSTL | PLL1 source |
| 2 | 2 | 25 | 156.25 | LVDS | 312.5 | LVDS | 125 | LVDS | 25 | LVDS | PLL1 source |
| 2 | 3 | 25 | 312.5 | HSTL | 100 | HSTL | 100 | HSTL | 156.25 | HSTL | PLLO |
| 2 | 4 | 25 | 312.5 | LVDS | 100 | LVDS | 100 | LVDS | 156.25 | LVDS | PLLO |
| 2 | 5 | 25 | 312.5 | HSTL | 100 | HSTL | 125 | HSTL | 156.25 | HSTL | PLLO |
| 2 | 6 | 25 | 312.5 | LVDS | 100 | LVDS | 125 | LVDS | 156.25 | LVDS | PLLO |
| 2 | 7 | 25 | 312.5 | HSTL | 100 | HSTL | 156.25 | HSTL | 156.25 | HSTL | PLLO |
| 3 | 0 | 25 | 312.5 | LVDS | 100 | LVDS | 156.25 | LVDS | 156.25 | LVDS | PLLO |
| 3 | 1 | 25 | 625 | HSTL | 100 | LVDS | 100 | LVDS | 156.25 | HSTL | PLLO |
| 3 | 2 | 25 | 100 | HSTL | 312.5 | HSTL | 156.25 | HSTL | 125 | HSTL | PLLO |
| 3 | 3 | 25 | 100 | LVDS | 312.5 | LVDS | 156.25 | LVDS | 125 | LVDS | PLLO |
| 3 | 4 | 25 | 100 | HSTL | 312.5 | HSTL | 156.25 | HSTL | 25 | HSTL | PLL1 <br> source |
| 3 | 5 | 25 | 100 | LVDS | 312.5 | LVDS | 156.25 | LVDS | 25 | LVDS | PLL1 <br> source |
| 3 | 6 | 25 | 100 | HSTL | 100 | HSTL | 100 | HSTL | 100 | HCSL | PLLO |
| 3 | 7 | 25 | 100 | LVDS | 100 | LVDS | 100 | LVDS | 100 | HCSL | PLLO |
| 4 | 0 | 25 | 125 | HSTL | 125 | HSTL | 125 | HSTL | 125 | HSTL | PLLO |
| 4 | 1 | 25 | 125 | LVDS | 125 | LVDS | 125 | LVDS | 125 | LVDS | PLLO |
| 4 | 2 | 25 | 125 | HSTL | 100 | HSTL | 100 | HSTL | 100/3 | HSTL | PLL1 |
| 4 | 3 | 25 | 125 | LVDS | 100 | LVDS | 100 | LVDS | 100/3 | LVDS | PLL1 |
| 4 | 4 | 25 | 125 | HSTL | 100 | HSTL | 25 | HSTL | 25 | HSTL | PLL1 source |
| 4 | 5 | 25 | 125 | LVDS | 100 | LVDS | 25 | LVDS | 25 | LVDS | PLL1 <br> source |
| 4 | 6 | 25 | 25 | LVDS | 25 | LVDS | 125 | LVDS | 100 | HCSL | PLLO |
| 4 | 7 | 25 | 100 | LVDS | 100 | LVDS | 125 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 source |
| 5 | 0 | 25 | 100 | HSTL | 100 | HSTL | 125 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 <br> source |

AD9576

| PPR2 <br> State | PPR3 <br> State | REF0/REF1 <br> Frequency (MHz) | OUT0 to OUT3 |  | OUT4 to OUT5 |  | OUT6 to OUT7 |  | OUT8 to OUT9 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Frequency (MHz) | Format | Frequency (MHz) | Format | Frequency (MHz) | Format | Frequency (MHz) | Format | Source |
| 5 | 1 | 25 | 156.25 | HSTL | 50 | HSTL | 125 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \mathrm{CMOS} \end{aligned}$ | PLL1 <br> source |
| 5 | 2 | 25 | 156.25 | LVDS | 50 | LVDS | 125 | LVDS | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLL1 <br> source |
| 5 | 3 | 25 | 100 | HSTL | 100 | HSTL | 100 | HSTL | 100 | HCSL | PLL1 |
| 5 | 4 | 25 | 100 | LVDS | 100 | LVDS | 100 | LVDS | 100 | HCSL | PLL1 |
| 5 | 5 | 25 | 25 | HSTL | 25 | HSTL | 25 | HSTL | 400 | LVDS | PLL1 |
| 5 | 6 | 25 | 156.25 | HSTL | 50 | HSTL | 125 | HSTL | 400 | HCSL | PLL1 |
| 5 | 7 | 25 | 156.25 | LVDS | 50 | LVDS | 125 | LVDS | 400 | HCSL | PLL1 |
| $6^{2}$ | $0^{2}$ | 25 | 70.656 | HSTL | 70.656 | HSTL | 70.656 | HSTL | 25 | HSTL | PLL1 <br> source |
| $6^{2}$ | $1^{2}$ | 25 | 24.576 | HSTL | 24.576 | HSTL | 24.576 | HSTL | 100 | HCSL | PLL1 |
| $6^{2}$ | $2^{2}$ | 25 | 24.576 | LVDS | 24.576 | LVDS | 24.576 | LVDS | 100 | HCSL | PLL1 |
| $6^{2}$ | $3^{2}$ | 25 | $\begin{aligned} & 312.5 \times \\ & (33 / 32) \end{aligned}$ | HSTL | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | HSTL | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | HSTL | 100 | HCSL | PLL1 |
| $6^{2}$ | $4^{2}$ | 25 | $\begin{aligned} & 312.5 \times \\ & (33 / 32) \end{aligned}$ | LVDS | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | LVDS | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | LVDS | 100 | HCSL | PLL1 |
| $6^{2}$ | $5^{2}$ | 25 | 148.5 | HSTL | 148.5 | HSTL | 148.5 | HSTL | 100 | HCSL | PLL1 |
| $6^{2}$ | $6^{2}$ | 25 | 148.5 | LVDS | 148.5 | LVDS | 148.5 | LVDS | 100 | HCSL | PLL1 |
| $6^{3}$ | $7^{3}$ | 19.44 | $625 \times(33 / 32)$ | HSTL | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | HSTL | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | HSTL | 100 | HCSL | PLL1 |
| $7^{3}$ | $0^{3}$ | 19.44 | $625 \times(33 / 32)$ | LVDS | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | LVDS | $\begin{aligned} & 156.25 \times \\ & (33 / 32) \end{aligned}$ | LVDS | 100 | HCSL | PLL1 |
| $7^{3}$ | $1^{3}$ | 19.44 | 156.25 | HSTL | 125 | HSTL | 50 | HSTL | 100 | LVDS | PLL1 |
| $7^{3}$ | $2^{3}$ | 19.44 | 156.25 | LVDS | 125 | LVDS | 50 | LVDS | 100 | LVDS | PLL1 |
| $7^{3}$ | $3^{3}$ | 30.72 | 156.25 | HSTL | 50 | HSTL | 125 | HSTL | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLLO |
| $7^{3}$ | $4^{3}$ | 30.72 | 156.25 | LVDS | 50 | LVDS | 125 | LVDS | 25 | $\begin{aligned} & 2.5 \mathrm{~V} / 3.3 \mathrm{~V} \\ & \text { CMOS } \end{aligned}$ | PLLO |
| $7^{3}$ | $5^{3}$ | 30.72 | 156.25 | HSTL | 125 | HSTL | 50 | HSTL | 100 | HCSL | PLL1 |
| $7^{3}$ | $6^{3}$ | 30.72 | 156.25 | LVDS | 125 | LVDS | 50 | LVDS | 100 | HCSL | PLL1 |
| 7 | 7 | Reserved |  |  |  |  |  |  |  |  |  |

${ }^{1} \mathrm{~N} / \mathrm{A}$ means not applicable.
${ }^{2}$ Frequency translation requires the PLLO input doubler to be enabled. Only valid if $P P R O=0,1,4,5,6$, or 7.
${ }^{3}$ PLL1 input must be 25 MHz . Only valid if PPRO $=4,5,6$, or 7 .

## POWER-ON RESET (POR)

Applying power to the AD9576 causes an internal power-on reset (POR) event. A POR event allows the device to initialize to a known state at power-up by initiating a scan of the PPRx pins (see the PPRx Pins section).

In general, the AD9576 follows an orderly power-on sequence beginning with the POR circuit detecting a valid 2.5 V or 3.3 V supply. This activates the internal LDO regulators. Detection of valid LDO voltages by the POR circuit triggers a PPRx scan
sequence, which results in the configuration of the internal registers. With a reference signal applied to the input of each PLL, the VCO0 calibration sequence initiates, while PLL1 immediately begins locking to the reference. Assuming a valid input reference signal, the PLLs eventually locks to the reference $\operatorname{signal}(\mathrm{s})$, as indicated by assertion of the LD_0 pin and the LD_1 pin. These lock signals enable the prescale dividers at the output of each VCO, which starts the output drivers toggling (that is, those output drivers enabled per the PPRx settings).

## SERIAL CONTROL PORT

The AD9576 serial control port is a flexible, synchronous serial communications port that provides a convenient interface to many industry-standard microcontrollers and microprocessors. The AD9576 serial control port is compatible with $\mathrm{I}^{2} \mathrm{C}$ and SPI. The serial control port allows read/write access to the AD9576 register map.
The AD9576 uses the Analog Devices unified SPI protocol (see the Analog Devices Serial Control Interface Standard) implementation, but does not support a 4 -wire protocol with dedicated input and output data pins. Rather, only a 3-wire mode with a single, bidirectional data pin is supported. The SPI port configuration is programmable via Register 0x000. This register is a part of the SPI control logic rather than in the register map and is distinct from the $\mathrm{I}^{2} \mathrm{C}$ Register 0x000.
Although the AD9576 supports both the SPI and $\mathrm{I}^{2} \mathrm{C}$ serial port protocols, only one is active following power-up (as determined by the SP0 and SP1 pins during the start-up sequence). The only way to change the serial port protocol is to reset (or power cycle) the device.

## SPI/I²C PORT SELECTION

Because the AD9576 supports both SPI and $\mathrm{I}^{2} \mathrm{C}$ protocols, the active serial port protocol depends on the logic state of the SP0 and SP1 pins at reset or power-on. See Table 35 for the serial port configuration decode.

Table 35. SPI/I ${ }^{2} \mathrm{C}$ Serial Port Setup

| SP1 | SP0 | SPI $/ I^{2} C$ Address |
| :--- | :--- | :--- |
| Floating | Floating | SPI with PPRx load |
| 0 | Floating | $I^{2} C, 0111001(0 \times 39)$ |
| 1 | Floating | $I^{2} \mathrm{C}, 0111010(0 \times 3 \mathrm{~A})$ |
| Floating | 0 | $I^{2} \mathrm{C}, 0111011(0 \times 3 \mathrm{~B})$ |
| 0 | 0 | $I^{2} \mathrm{C}, 0111100(0 \times 3 \mathrm{C})$ |
| 1 | 0 | $I^{2} \mathrm{C}, 0111101(0 \times 3 \mathrm{D})$ |
| Floating | 1 | $I^{2} \mathrm{C}, 0111110(0 \times 3 \mathrm{E})$ |
| 0 | 1 | $I^{2} \mathrm{C}, 0111111(0 \times 3 \mathrm{~F})$ |
| 1 | 1 | SPI |

## SPI SERIAL PORT OPERATION

## Pin Descriptions

The SCLK (serial clock) pin serves as the serial shift clock. This pin is an input. SCLK synchronizes serial control port read and write operations. The rising edge SCLK registers write data bits, and the falling edge registers read data bits. The SCLK pin supports a maximum clock rate of 50 MHz .

The SPI port supports only a 3-wire (bidirectional) hardware configuration. This 3-wire mode uses the SDIO (serial data input/output) pin for transferring data in both directions. Both MSB first and LSB first data formats are supported and are software programmable.

The $\overline{\mathrm{CS}}$ (chip select) pin is an active low control that gates read and write operations. Assertion (active low) of the $\overline{\mathrm{CS}}$ pin initiates a write or read operation to the AD9576 SPI port. Any number of data bytes can be transferred in a continuous stream. The register address is automatically incremented or decremented based on the setting of the address ascension bit (Register 0x000). $\overline{\mathrm{CS}}$ must be deasserted at the end of the last byte transferred, thereby ending the stream mode. When $\overline{\mathrm{CS}}$ is high, the SDIO pin goes into a high impedance state.

## Implementation Specific Details

The following product specific items are defined in the unified SPI protocol:

- Analog Devices unified SPI protocol revision: 1.0
- Chip type: 0x5
- Product ID: 0x014F
- Physical layer: 3-wire supported and 2.5 V and 3.3 V operation supported
- Optional single-byte instruction mode: not supported
- Data link: not used
- Control: not used


## Communication Cycle—Instruction Plus Data

The unified SPI protocol consists of a two part communication cycle. The first part is a 16 -bit instruction word that is coincident with the first 16 SCLK rising edges and a payload. The instruction word provides the AD9576 serial control port with information regarding the payload. The instruction word includes the $\mathrm{R} / \overline{\mathrm{W}}$ bit that indicates the direction of the payload transfer (that is, a read or write operation). The instruction word also indicates the starting register address of the first payload byte.

## Write

If the instruction word indicates a write operation, the payload is written into the serial control port buffer of the AD9576. Data bits are registered on the rising edge of SCLK. Generally, it does not matter what data is written to blank registers; however, it is customary to use 0 s . Note that the user must verify that all reserved registers within a specific range have a default value of 0x00; however, Analog Devices makes every effort to avoid having reserved registers with nonzero default values.
Most of the serial port registers are buffered. Therefore, data written into buffered registers does not take effect immediately. An additional operation is needed to transfer buffered serial control port contents to the registers that actually control the device. This transfer is accomplished with an I/O update operation, which is performed by writing a Logic 1 to Register 0x00F, Bit 0 (this bit is an autoclearing bit). The user can change as many register bits as desired before executing an I/O update. The I/O update operation transfers the buffer register contents to their active register counterparts.

## Read

If the instruction word indicates a read operation, the next $\mathrm{N} \times 8$ SCLK cycles clock out the data starting from the address specified in the instruction word. N is the number of data bytes read. The read back data is driven to the pin on the falling edge and must be latched on the rising edge of SCLK. Blank registers are not skipped over during read back.
A read back operation takes data from either the serial control port buffer registers or the active registers, as determined by Register 0x001, Bit 5.

## SPI Instruction Word (16 Bits)

The MSB of the 16-bit instruction word is $\mathrm{R} / \overline{\mathrm{W}}$, which indicates whether the instruction is a read or a write. The next 15 bits are the register address (A14 to A0), which indicates the starting register address of the read/write operation (see Table 37).

## SPI MSB/LSB First Transfers

The AD9576 instruction word and payload can be MSB first or LSB first. The default for the AD9576 is MSB first. The LSB first mode can be set by writing a 1 to Register $0 \times 0000$, Bit 6 and Bit

1. Immediately after the LSB first bit(s) is set, subsequent serial control port operations are LSB first.

## Address Ascension

If the address ascension bits (Register 0x0000, Bit 5 and Bit 2) are zero, the serial control port register address decrements from the specified starting address toward Address $0 \times 0000$.
If the address ascension bits (Register 0x0000, Bit 5 and Bit 2) are one, the serial control port register address increments from the starting address toward Address 0x7FFF. Reserved addresses are not skipped during multi-byte input/output operations; therefore, write the default value to a reserved register and 0 s to unmapped registers. Note that it is more efficient to issue a new write command than to write the default value to more than two consecutive reserved (or unmapped) registers.

Table 36. Streaming Mode (No Addresses Skipped)

| Address Ascension | Stop Sequence |
| :--- | :--- |
| Increment | $0 \times 0000 \ldots 0 \times 7$ FFF |
| Decrement | $0 \times 7 F F F \ldots 0 \times 0000$ |

Table 37. Serial Control Port, 16-Bit Instruction Word
MSB

| $\mathbf{I 1 5}$ | $\mathbf{I 1 4}$ | $\mathbf{I 1 3}$ | $\mathbf{I 1 2}$ | $\mathbf{I 1 1}$ | $\mathbf{I 1 0}$ | $\mathbf{I 9}$ | $\mathbf{I 8}$ | $\mathbf{I 7}$ | $\mathbf{I 6}$ | $\mathbf{I 5}$ | $\mathbf{I 4}$ | $\mathbf{I 3}$ | $\mathbf{I 2}$ | $\mathbf{I 1}$ | $\mathbf{I 0}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| R $/ \overline{\mathrm{W}}$ | A 14 | A 13 | A 12 | A 11 | A 10 | A 9 | A 8 | A 7 | A 6 | A 5 | A 4 | A 3 | A 2 | A 1 | A 0 |

Table 38. Serial Control Port Timing

| Parameter | Description |
| :--- | :--- |
| $\mathrm{t}_{\mathrm{DS}}$ | Setup time between data and the rising edge of SCLK |
| $\mathrm{t}_{\mathrm{DH}}$ | Hold time between data and the rising edge of SCLK |
| $\mathrm{t}_{\text {SCLK }}$ | Period of the clock |
| $\mathrm{t}_{\mathrm{s}}$ | Setup time between the $\overline{\mathrm{CS}}$ falling edge and the SCLK rising edge (start of the communication cycle) |
| $\mathrm{tc}_{\mathrm{c}}$ | Setup time between the SCLK rising edge and $\overline{\mathrm{CS}}$ rising edge (end of the communication cycle) |
| $\mathrm{t}_{\mathrm{HIGH}}$ | Minimum period that SCLK should be in a logic high state |
| $\mathrm{t}_{\text {LOw }}$ | Minimum period that SCLK should be in a logic low state |
| tov | SCLK to valid SDIO (see Figure 36) |



Figure 28. Serial Control Port Write-MSB First, Address Decrement, Two Bytes of Data


Figure 29. Timing Diagram for Serial Control Port Write—MSB First


Figure 30. Timing Diagram for Serial Control Port Register Read—MSB First


Figure 31. Serial Control Port Write—LSB First, Address Increment, Two Bytes of Data


Figure 32. Timing Diagram for Serial Control Port—Write

## $I^{2}$ C SERIAL PORT OPERATION

The $\mathrm{I}^{2} \mathrm{C}$ interface is popular because it requires only two pins and easily supports multiple devices on the same bus. Its main disadvantage is programming speed, which is 400 kbps maximum. The AD9576 $\mathrm{I}^{2} \mathrm{C}$ port design uses the $\mathrm{I}^{2} \mathrm{C}$ fast mode; however, it supports both the 100 kHz standard mode and 400 kHz fast mode.
The AD9576 does not strictly adhere to every requirement in the original $\mathrm{I}^{2} \mathrm{C}$ specification. In particular, specifications such as slew rate limiting and glitch filtering are not implemented. Therefore, the AD9576 is $\mathrm{I}^{2} \mathrm{C}$-compatible, but may not be fully $I^{2} \mathrm{C}$ compliant.

The AD9576 $\mathrm{I}^{2} \mathrm{C}$ port consists of a serial data line (SDA) and a serial clock line (SCL). In an $\mathrm{I}^{2} \mathrm{C}$ bus system, the AD9576 is connected to the serial bus (data bus SDA and clock bus SCL) as a slave device; that is, no clock is generated by the AD9576. The AD9576 uses direct 16-bit memory addressing instead of more common 8-bit memory addressing.
The AD9576 allows up to seven unique slave devices to occupy the $\mathrm{I}^{2} \mathrm{C}$ bus. These are accessed via a 7 -bit slave address transmitted as part of an $\mathrm{I}^{2} \mathrm{C}$ packet. Only the device with a matching slave address responds to subsequent $\mathrm{I}^{2} \mathrm{C}$ commands. Table 35 lists the supported device slave addresses.

## $I^{2}$ C Bus Characteristics

A summary of the various $\mathrm{I}^{2} \mathrm{C}$ abbreviations appears in Table 39.
Table 39. ${ }^{2}{ }^{2} \mathrm{C}$ Bus Abbreviation Definitions

| Abbreviation | Definition |
| :--- | :--- |
| S | Start |
| Sr | Repeated start |
| P | Stop |
| A | Acknowledge |
| $\overline{\mathrm{A}}$ | No acknowledge |
| $\bar{W}$ | Write |
| R | Read |

The transfer of data is shown in Figure 33. One clock pulse is generated for each data bit transferred. The data on the SDA line must be stable during the high period of the clock. The high or low state of the data line can change only when the clock signal on the SCL line is low.


Figure 33. Valid Bit Transfer
Start/stop functionality is shown in Figure 33. The start condition is characterized by a high to low transition on the SDA line while SCL is high. The master always generates the start condition to initialize a data transfer. The stop condition is characterized by a low to high transition on the SDA line while SCL is high. The master always generates the stop condition to terminate a data transfer. Every byte on the SDA line must be eight bits long. Each byte must be followed by an acknowledge bit; bytes are sent MSB first.

The acknowledge bit (A) is the ninth bit attached to any 8-bit data byte. An acknowledge bit is always generated by the receiving device (receiver) to inform the transmitter that the byte has been received. It is done by pulling the SDA line low during the ninth clock pulse after each 8 -bit data byte.
The no acknowledge bit $(\overline{\mathrm{A}})$ is the ninth bit attached to any 8-bit data byte. A no acknowledge bit is always generated by the receiving device (receiver) to inform the transmitter that the byte has not been received. It is done by leaving the SDA line high during the ninth clock pulse after each 8-bit data byte. After issuing a nonacknowledge bit, the AD9576 $\mathrm{I}^{2} \mathrm{C}$ state machine goes into an idle state.

## Data Transfer Process

The master initiates data transfer by asserting a start condition, which indicates that a data stream follows. All $\mathrm{I}^{2} \mathrm{C}$ slave devices connected to the serial bus respond to the start condition.

The master then sends an 8 -bit address byte over the SDA line, consisting of a 7 -bit slave address (MSB first) plus an R/W bit. This bit determines the direction of the data transfer, that is, whether data is written to or read from the slave device ( $0=$ write and $1=$ read).

The peripheral whose address corresponds to the transmitted address responds by sending an acknowledge bit. All other devices on the bus remain idle while the selected device waits for data to be read from or written to it. If the $\mathrm{R} / \overline{\mathrm{W}}$ bit is 0 , the master (transmitter) writes to the slave device (receiver). If the $\mathrm{R} / \overline{\mathrm{W}}$ bit is 1 , the master (receiver) reads from the slave device (transmitter).

The format for these commands is described in the Data Transfer Format section.

Data is then sent over the serial bus in the format of nine clock pulses, one data byte (eight bits) from either master (write mode) or slave (read mode) followed by an acknowledge bit from the receiving device. The number of bytes that can be transmitted per transfer is unrestricted. In write mode, the first two data bytes immediately after the slave address byte are the internal memory (control registers) address bytes, with the high address byte first. This addressing scheme gives a memory address of up to $2^{16}-1=65,535$. The data bytes after these two memory address bytes are register data written to or read from the control registers. In read mode, the data bytes after the slave address byte are register data written to or read from the control registers.
When all the data bytes are read or written, stop conditions are established. In write mode, the master (transmitter) asserts a stop condition to end data transfer during the clock pulse following the acknowledge bit for the last data byte from the slave device (receiver). In read mode, the master device (receiver) receives the last data byte from the slave device (transmitter) but does not pull SDA low during the ninth clock pulse. This is known as a nonacknowledge bit. By receiving the non-acknowledge bit, the slave device knows that the data transfer is finished and enters idle mode. The master then takes the data line low during the low period before the $10^{\text {th }}$ clock pulse, and high during the $10^{\text {th }}$ clock pulse to assert a stop condition.
A start condition can be used in place of a stop condition. Furthermore, a start or stop condition can occur at any time, and partially transferred bytes are discarded.

## AD9576



Figure 34. Start and Stop Conditions


Figure 35. Acknowledge Bit


Figure 36. Data Transfer Process (Master Write Mode, 2-Byte Transfer)


Figure 37. Data Transfer Process (Master Read Mode, 2-Byte Transfer), First Acknowledge From Slave

## Data Transfer Format

The write byte format is used to write a register address to the RAM starting from the specified RAM address.

| S | Slave <br> address | $\overline{\text { W }}$ | A | RAM address high byte | A | RAM address low byte | A | RAM <br> Data 0 | A | RAM <br> Data 1 | A | RAM <br> Data 2 | A | P |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

The send byte format is used to set up the register address for subsequent reads.

| S | Slave address | $\bar{W}$ | A | RAM address high byte | A | RAM address low byte | A | P |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

The receive byte format is used to read the data byte(s) from RAM starting from the current address.

| S | Slave address | R | A | RAM Data 0 | A | RAM Data 1 | A | RAM Data 2 | $\overline{\mathrm{A}}$ | P |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

The read byte format is the combined format of the send byte and the receive byte.

| S | Slave address | $\overline{\mathrm{W}}$ | A | RAM address high byte | A | RAM address low byte | A | Sr | Slave address | R | A | RAM Data 0 | A | RAM Data 1 | A | RAM Data 2 | A | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## $I^{2} C$ Serial Port Timing



Table 40. ${ }^{2}{ }^{2} \mathrm{C}$ Timing Definitions

| Parameter | Description |
| :--- | :--- |
| $\mathrm{f}_{\text {SCL }}$ | Serial clock |
| $\mathrm{t}_{\text {BUF }}$ | Bus free time between stop and start conditions |
| $\mathrm{t}_{\text {HD; }}$ STA | Repeated hold time start condition |
| $\mathrm{t}_{\text {SU; }}$;TA | Repeated start condition setup time |
| $\mathrm{t}_{\text {SU; STO }}$ | Stop condition setup time |
| $\mathrm{t}_{\text {HD; }} \mathrm{DAT}$ | Data hold time |
| $\mathrm{t}_{\text {SU; DAT }}$ | Data setup time |
| $\mathrm{t}_{\text {LOw }}$ | SCL clock low period |
| $\mathrm{t}_{\text {HIGH }}$ | SCL clock high period |
| $\mathrm{t}_{\mathrm{R}}$ | Minimum/maximum receive SCL and SDA rise time |
| $\mathrm{t}_{\mathrm{F}}$ | Minimum/maximum receive SCL and SDA fall time |
| $\mathrm{t}_{\text {SP }}$ | Pulse width of voltage spikes that must be suppressed by the input filter |

## AD9576

## CONTROL REGISTER MAP

Table 41. Register Summary

| Address (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default (Hex) | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Serial Port Configuration Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x000 | SPI <br> Configuration A | Soft reset | LSB first | Address ascension | Reserved |  | Address ascension | LSB first | Soft reset | 0x00 | R/W |
| 0x001 | SPI Configuration B | Single instruction | Reserved | Read buffer registers | Reserved |  | Reset sans register map | Reserved |  | 0x00 | R/W |
| 0x003 | Chip type | Reserved |  |  |  | Chip type |  |  |  | 0x05 | R |
| 0x004 | Product ID1 | Serial ID[3:0] |  |  |  | Reserved |  |  |  | $0 \times 4 \mathrm{~F}$ | R |
| 0x005 | Product ID2 | Serial ID[11:4] |  |  |  |  |  |  |  | 0x01 | R |
| 0x006 | Revision | Device version |  |  |  | Device revision |  |  |  | 0x11 | R |
| 0x00B | SPI version | SPI version |  |  |  |  |  |  |  | 0x00 | R |
| 0x00C | Vendor ID | Vendor ID[7:0] |  |  |  |  |  |  |  | 0x56 | R |
| 0x00D |  | Vendor ID[15:8] |  |  |  |  |  |  |  | 0x04 | R |
| 0x00F | I/O update | Reserved |  |  |  |  |  |  | I/O update | 0x00 | R/W |
| Status Indicator Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x020 | PLL status | Reserved |  |  |  |  | PLLO calibration in progress | PLL1 lock detect | PLLO lock detect | 0x00 | R |
| 0x021 | Reference | Reserved |  | Reference status |  | Active reference | REF2 LOR | REF1 LOR | REFO LOR | 0x00 | R |
| Chip Mode Register |  |  |  |  |  |  |  |  |  |  |  |
| 0x040 | Mode selection | Reserved |  |  |  |  |  | Chip powerdown | PLL1 reference select | 0x02 | R/W |
| Reference Input Configuration Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x080 | Reference inputs | Reserved | REF1 powerdown | REF1 format |  | Reserved | REF0 powerdown | REFO format |  | 0x00 | R/W |
| 0x081 |  | Reserved |  |  |  |  | REF2 powerdown | REF2 format |  | 0x00 | R/W |
| Reference Switchover Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x082 | Reference switchover | Reserved |  |  |  | Disable <br> smooth <br> switchover | Enable XTAL redundancy switchover | Enable soft reference select | Soft reference select | 0x00 | R/W |
| 0x083 | Reference monitor control | Enable reference monitor | Reserved | Monitored frequency | Reference monitor 8 kHz operation | Reference monitor clock frequency |  | Error window |  | 0x00 | R/W |
| PLL0 Configuration Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x100 | PLLO controls | Reserved |  |  |  | $\begin{aligned} & \hline \text { PLLO } \\ & \text { calibration } \end{aligned}$ | PLL0 sync | PLLO powerdown | PLL0 reset | $0 \times 00$ | R/W |
| 0x101 | PLLO configuration | Reserved |  |  |  | PLLO doubler enable | PLL0 loop mode |  | NO SDM powerdown | 0x01 | R/W |
| 0x102 | PLLO charge pump current | PLL0 charge pump current |  |  |  |  |  |  |  | 0x8D | R/W |
| 0x103 | PLLO loop filter | PLL0 RPOLE2 loop filter |  | PLLO Rzero loop filter |  |  | PLL0 CPOLE1 loop filter |  |  | 0xE8 | R/W |
| 0x104 |  | Reserved |  |  |  |  |  |  | PLLO loop filter bypass | 0x00 | R/W |
| 0x105 | PLLO input divider | Reserved |  | R0 divider ratio |  |  |  |  |  | $0 \times 01$ | R/W |
| 0x107 | PLLO fractional feedback divider (integer) | N0 divider integer value |  |  |  |  |  |  |  | 0x64 | R/W |


| Address (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default (Hex) | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x108 | PLLO fractional feedback divider (fractional) | N0 divider fractional value |  |  |  |  |  |  |  | $0 \times 00$ | R/W |
| 0x109 |  | N0 divider fractional value |  |  |  |  |  |  |  | $0 \times 00$ | R/W |
| 0x10A |  | N0 divider fractional value |  |  |  |  |  |  |  | 0x00 | R/W |
| 0x10B | PLLO fractional feedback divider (modulus) | N0 divider modulus value |  |  |  |  |  |  |  | 0x00 | R/W |
| 0x10C |  | N0 divider modulus value |  |  |  |  |  |  |  | 0x00 | R/W |
| 0x10D |  | N0 divider modulus value |  |  |  |  |  |  |  | 0x00 | R/W |
| 0x10E | PLLO cascaded feedback divider | NOA Divider Ratio |  |  |  |  |  |  |  | 0x00 | R/W |
| 0x10F |  | Reserved |  |  |  |  | NOA | tio[11 |  | 0x00 | R/W |
| 0x110 | PLL0 zero delay feedback divider | Reserved |  |  | Qzd divider ratio |  |  |  |  | 0x00 | R/W |
| 0x111 |  | Reserved |  |  | Qzd initial phase |  |  |  |  | 0x00 | R/W |


| 0x120 | VCO dividers control | Reserved | M1 sync | M1 powerdown | M1 reset | Reserved | M0 sync | M0 powerdown | M0 reset | 0x20 | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 121$ | VCO dividers ratios | M1 divider ratio |  |  |  | M0 divider ratio |  |  |  | 0x44 | R/W |
| 0x122 | VCO dividers sync mask | Reserved | M1 mask sync Q2 | M1 mask sync Q1 | M0 mask sync Qzd | M0 mask sync Q3 | M0 mask sync Q2 | M0 mask sync Q1 | M0 mask sync Q0 | 0x00 | R/W |

PLL0 Distribution Registers

| 0x140 | Q0 divider | Reserved | Q0 powerdown | Q0 divider ratio |  |  | $0 \times 03$ | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x141 |  | Reserved |  | Q0 initial phase |  |  | 0x00 | R/W |
| 0x142 | Channel 0 driver configuration |  |  | Reserved | OUTO powerdown | OUT0 driver format | 0x00 | R/W |
| 0x143 | Channel 1 driver configuration |  |  | Reserved | OUT1 powerdown | OUT1 driver format | 0x00 | R/W |
| 0x144 | Channel 2 driver configuration |  |  | Reserved | OUT2 powerdown | OUT2 driver format | 0x00 | R/W |
| 0x145 | Channel 3 driver configuration |  |  | Reserved | OUT3 powerdown | OUT3 driver format | 0x00 | R/W |
| 0x146 | Q1 divider | Reserved | Q1 powerdown | Q1 divide ratio |  |  | $0 \times 03$ | R/W |
| 0x147 |  | Reserved | Q1 source | Q1 initial phase |  |  | 0x00 | R/W |
| 0x148 | Channel 4 driver configuration |  |  | Reserved | OUT4 powerdown | OUT4 driver format | 0x00 | R/W |
| 0x149 | Channel 5 driver configuration |  |  | Reserved | OUT5 powerdown | OUT5 driver format | 0x00 | R/W |
| 0x14A | Q2 Divider | Reserved | Q2 powerdown | Q2 divide ratio |  |  | $0 \times 03$ | R/W |
| 0x14B |  | Reserved | Q2 source | Q2 initial phase |  |  | 0x00 | R/W |
| 0x14C | Channel 6 driver configuration |  |  | Reserved | OUT6 powerdown | OUT6 driver format | 0x00 | R/W |
| 0x14D | Channel 7 driver configuration |  |  | Reserved | OUT7 powerdown | OUT7 driver format | 0x00 | R/W |

## AD9576



## CONTROL REGISTER DESCRIPTIONS

SERIAL PORT CONFIGURATION REGISTERS (REGISTER 0x000 TO REGISTER 0x00F)
Table 42. Serial Port Configuration Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x000 | 7 | Soft reset |  | Mirror of Bit 0. | 0x0 | R/W |
|  | 6 | LSB first |  | Mirror of Bit 1. | 0x0 | R/W |
|  | 5 | Address ascension |  | Mirror of Bit 2. | 0x0 | R/W |
|  | [4:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | Address ascension | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit determines how the register address pointer is automatically changed in a multibyte transfer. <br> Decrement. <br> Increment. | 0x0 | R/W |
|  | 1 | LSB first | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit determines the bit order for data readback. This bit has no effect in $\mathrm{I}^{2} \mathrm{C}$ mode. <br> Serial data stream starts with the LSB. <br> Serial data stream starts with the MSB. | 0x0 | R/W |
|  | 0 | Soft reset |  | This bit issues a chip level reset. This bit is autoclearing. | 0x0 | R/W |
| 0x001 | 7 | Single instruction |  | This bit disables streaming operation. For SPI transfers, this bit forces each data byte to be preceded by a new instruction. | 0x0 | R/W |
|  | 6 | Reserved |  | Reserved. | 0x0 | R/W |
|  | 5 | Read buffer registers |  | This bit specifies the data source for serial port read commands. | 0x0 | R/W |
|  | [4:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | Reset sans register map | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit issues a chip level reset, but does not reset register map values. Normal operation. Chip held in reset. | 0x0 | R/W |
|  | [1:0] | Reserved |  | Reserved. | 0x0 | R |
| 0x003 | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  | [3:0] | Chip type |  | These bits are the unique identifier for the type of device. | 0x5 | R |
| 0x004 | [7:4] | Serial ID[3:0] |  | These bits are a unique identifier, when combined with chip type, for an individual device supporting the Analog Devices serial control interface standard. | 0x4 | R |
|  | [3:0] | Reserved |  | Reserved. | 0xF | R |
| 0x005 | [7:0] | Serial ID[11:4] |  | These bits are a unique identifier, when combined with chip type, for an individual device supporting the Analog Devices serial control interface standard. | 0x1 | R |
| 0x006 | [7:4] | Device version |  | These bits indicate the silicon variant of the device | 0x1 | R |
|  | [3:0] | Device revision |  | These bits indicate the silicon revision of the device. | 0x1 | R |
| 0x00B | [7:0] | SPI version |  | These bits indicate the version of the analog devices serial control interface standard implemented on the device. | 0x0 | R |
| 0x00C | [7:0] | Vendor ID[7:0] |  | These bits are the unique vendor ID and are reflective of the Analog Devices allocated USB vendor ID. | 0x56 | R |
| 0x00D | [7:0] | Vendor ID[15:8] |  | These bits are the unique vendor ID and are reflective of the Analog Devices allocated USB vendor ID. | 0x4 | R |
| 0x00F | [7:1] | Reserved |  | Reserved. | 0x0 | R |
|  | 0 | I/O update |  | This bit initiates a transfer of the buffered registers to the active registers. This is an autoclearing bit. | 0x0 | R/W |

## AD9576

## STATUS INDICATOR REGISTERS (REGISTER 0x020 TO REGISTER 0x021)

Table 43. Status Indicator Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x020 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | PLLO calibration in progress | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit indicates the status of the PLLO VCO calibration. PLL normal operation. VCO calibration active. | 0x0 | R |
|  | 1 | PLL1 lock detect | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | PLL1 lock detect status. Unlocked. Locked. | 0x0 | R |
|  | 0 | PLLO lock detect | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | PLLO lock detect status. Unlocked. Locked. | 0x0 | R |
| 0×021 | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  | [5:4] | Reference status | $\begin{aligned} & 00 \\ & 11 \\ & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | PLLO active reference frequency indicator. If the reference monitor is Inactive, this bit field indicates the relationship between the requested reference input and the currently active reference. <br> Agreement. <br> Disagreement. <br> If the reference monitor is active, the following settings apply: <br> Valid. <br> Slow. <br> Fast. <br> Indeterminate fault. | 0x0 | R |
|  | 3 | Active reference | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | PLLO active reference indicator. REFO. <br> REF1. | 0x0 | R |
|  | 2 | REF2 LOR | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Reference status indicator. <br> Reference present. <br> Loss of reference. | 0x0 | R |
|  | 1 | REF1 LOR | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Reference status indicator. <br> Reference present. <br> Loss of reference. | 0x0 | R |
|  | 0 | REFO LOR | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | Reference status indicator. <br> Loss of reference. <br> Reference present. | 0x0 | R |

## CHIP MODE REGISTER (REGISTER 0x040)

Table 44. Chip Mode Register

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x040 | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  | 1 | Chip power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Chip level power-down control. Enabled. <br> Powered down. | 0x1 | R/W |
|  | 0 | PLL1 reference select | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit determines the PLL1 reference input source. PLL0 active reference. REF2. | 0x0 | R/W |

AD9576

## REFERENCE INPUT CONFIGURATION REGISTERS (REGISTER 0x080 TO REGISTER 0x081)

Table 45. Reference Input Configuration Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x080 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | REF1 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Input receiver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [5:4] | REF1 format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Input receiver format. CMOS (VD_x swing). AC-coupled differential. XTAL. Reserved. | 0x0 | R/W |
|  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | REFO power-down | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | Input receiver power-down control. Powered down. <br> Normal operation. | 0x0 | R/W |
|  | [1:0] | REFO format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Input receiver format. <br> CMOS ( $\mathrm{V}_{\mathrm{DD}} \mathrm{x}$ swing). <br> AC-coupled differential. <br> XTAL. <br> Reserved. | 0x0 | R/W |
| 0x081 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | REF2 power-down | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | Input receiver power-down control. Powered down. <br> Normal operation. | 0x0 | R/W |
|  | [1:0] | REF2 format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Input receiver format. CMOS (VDD_x swing). AC-coupled differential. XTAL. Reserved. | 0x0 | R/W |

## AD9576

## REFERENCE SWITCHOVER REGISTERS (REGISTER 0x082 TO REGISTER 0x083)

Table 46. Reference Switchover Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x082 | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  | 3 | Disable smooth switchover | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit sets the reference switchover mode. Bounded phase transient. Immediate. | 0x0 | R/W |
|  | 2 | Enable XTAL redundancy switchover |  | This bit requires the reference monitor to be enabled and both REFO and REF1 to be configured as XTAL inputs. | 0x0 | R/W |
|  | 1 | Enable soft reference select | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit establishes the control source of the PLLO reference input mux select line. Not applicable when XTAL redundancy switchover is enabled. <br> REF_SEL pin (Pin 3). <br> Soft reference select (Register 0x082, Bit 0). | 0x0 | R/W |
|  | 0 | Soft reference select | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit controls the PLLO reference input mux select line. Applicable only when the enable soft reference select $=1$. REFO select. <br> REF1 select. | 0x0 | R/W |
| 0x083 | 7 | Enable reference monitor |  | The REF2 input clock serves as the reference monitor frequency reference. | 0x0 | R/W |
|  | 6 | Reserved |  | Reserved. | 0x0 | R |
|  | 5 | Monitored frequency | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit determines the frequency being monitored by the reference monitor. <br> REFO and REF1 input frequency is 25 MHz . <br> REFO and REF1 input frequency is 19.44 MHz . | 0x0 | R/W |
|  | 4 | Reference monitor 8 kHz operation |  | This bit configures the reference monitor for an 8 kHz frequency reference and overrides the reference monitor clock frequency bit field (Register 0x083, Bits[3:2]). | 0x0 | R/W |
|  | [3:2] | Reference monitor clock frequency | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits designate the reference monitor frequency reference carrier. <br> 10 MHz . <br> 19.44 MHz . <br> 25 MHz . <br> 38.88 MHz . | 0x0 | R/W |
|  | [1:0] | Error window | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits set the frequency tolerance for a reference monitor decision. <br> $\pm 10 \mathrm{ppm}$. <br> $\pm 25 \mathrm{ppm}$. <br> $\pm 50 \mathrm{ppm}$. <br> $\pm 100 \mathrm{ppm}$. | 0x0 | R/W |

## PLLO CONFIGURATION REGISTERS (REGISTER 0x100 TO REGISTER 0x111)

Table 47. PLL0 Configuration Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x100 | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  | 3 | PLLO calibration |  | This bit issues a manual VCO calibration on a low to high transition. | $0 \times 0$ | R/W |
|  | 2 | PLLO sync | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit issues a distribution sync command to the dividers driven by PLLO. <br> Normal operation. <br> Dividers held in sync. | $0 \times 0$ | R/W |
|  | 1 | PLL0 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | PLLO power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | 0 | PLL0 reset | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | PLLO reset control. Normal operation. Reset. | $0 \times 0$ | R/W |
| 0x101 | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  | 3 | PLLO doubler enable | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the PLLO input divider path used. RO divider output. $\times 2 .$ | $0 \times 0$ | R/W |
|  | [2:1] | PLL0 loop mode | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the PLLO feedback path. Loop Mode 0 (single feedback divider). Loop Mode 1 (cascaded feedback dividers). Loop Mode 2 (fixed delay divider). Reserved. | 0x0 | R/W |
|  | 0 | N0 SDM power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | NO SDM power-down control Normal operation. Powered down. | 0x1 | R/W |
| 0x102 | [7:0] | PLLO charge pump current |  | These bits control the magnitude of the PLLO charge pump current. <br> Total current $(\mu \mathrm{A})=4 \times$ the bit field value. | 0x8D | R/W |
| 0×103 | [7:6] | PLL0 RPOLE2 loop filter | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | Internal loop filter Pole 2 resistor setting. $2000 \Omega$. <br> $666 \Omega$. <br> $400 \Omega$. <br> $285 \Omega$. | $0 \times 3$ | R/W |
|  | [5:3] | PLLO Rzero loop filter | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | Internal loop filter zero resistor setting. $1500 \Omega$. $1875 \Omega$. $2250 \Omega$. $2650 \Omega$. $3000 \Omega$. $3375 \Omega$. $3750 \Omega$. $4125 \Omega$. | 0x5 | R/W |
|  | [2:0] | PLL0 CPOLE1 loop filter | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | Internal loop filter Pole 1 capacitor setting. <br> 2 pF . <br> 8 pF . <br> 42 pF . <br> 48 pF . <br> 82 pF . <br> 88 pF . <br> 122 pF . <br> 128 pF . | 0x0 | R/W |

## AD9576

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x104 | [7:1] | Reserved |  | Reserved. | 0x0 | R |
|  | 0 | PLLO loop filter bypass |  | This bit bypasses the internal loop filter. | 0x0 | R/W |
| 0x105 | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  | [5:0] | R0 divider ratio | $\begin{aligned} & 0 \\ & 1 \text { to } 63 \end{aligned}$ | PLLO reference input divide ratio. Reserved. <br> Divide ratio = bit field value. | 0x1 | R/W |
| 0x107 | [7:0] | N0 divider integer value | 0 to 11 <br> 12 to 14 <br> 15 to 252 <br> 253 to 255 | These bits set the operating divide ratio. Divide ratio = bit field value. <br> Invalid. <br> Valid if the SDM is disabled. <br> Valid. <br> Valid if the SDM is disabled. | 0x64 | R/W |
| 0x108 | [7:0] | N0 divider fractional value |  | These bits set the SDM fractional value, Bits[7:0]. | 0x0 | R/W |
| 0x109 | [7:0] |  |  | These bits set the SDM fractional value, Bits[15:8]. | 0x0 | R/W |
| 0x10A | [7:0] |  |  | These bits set the SDM fractional value, Bits[23:16]. | 0x0 | R/W |
| 0x10B | [7:0] | N0 divider modulus value |  | These bits set the SDM modulus value, Bits[7:0]. These bits must be greater than fractional value. | $0 \times 0$ | R/W |
| 0x10C | [7:0] |  |  | These bits set the SDM modulus value, Bits[15:8]. These bits must be greater than fractional value. | 0x0 | R/W |
| 0x10D | [7:0] |  |  | These bits set the SDM modulus value, Bits[23:16]. These bits must be greater than fractional value. | 0x0 | R/W |
| 0x10E | [7:0] | N0A Divider Ratio[7:0] | $\begin{aligned} & 0 \text { to } 3 \\ & 4 \text { to } 4095 \end{aligned}$ | These bits set the operating divide ratio. Divide ratio = bit field value. <br> Invalid. <br> Valid. | 0x0 | R/W |
| 0x10F | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  | [3:0] | N0A Divider Ratio[11:8] | $\begin{aligned} & 0 \text { to } 3 \\ & 4 \text { to } 4095 \end{aligned}$ | These bits set the operating divide ratio. Divide ratio = bit field value. <br> Invalid. <br> Valid. | 0x0 | R/W |
| 0x110 | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  | [5:0] | Qzd divider ratio |  | PLLO fixed delay feedback divider ratio. Divide ratio $=$ bit field value +1 . | 0x0 | R/W |
| 0x111 | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  | [5:0] | Qzo initial phase |  | PLLO fixed delay feedback divider static phase offset. Phase offset in units of half cycles of the input clock. | 0x0 | R/W |

AD9576

## PLLO VCO DIVIDERS REGISTERS (REGISTER 0x120 TO REGISTER 0x122)

Table 48. PLL0 VCO Dividers Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x120 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | M1 sync | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit issues a distribution sync command to the dividers driven by M1. <br> Normal operation. <br> Dividers held in reset. | 0x0 | R/W |
|  | 5 | M1 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider power-down control. Normal operation. Powered down. | 0x1 | R/W |
|  | 4 | M1 reset | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider reset control Normal operation. Divider held in reset. | 0x0 | R/W |
|  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | M0 sync | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit issues a distribution sync command to the dividers driven by MO. <br> Normal operation. <br> Dividers held in reset. | 0x0 | R/W |
|  | 1 | M0 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | 0 | M0 reset | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider reset control Normal operation. Divider held in reset. | 0x0 | R/W |
| 0×121 | [7:4] | M1 divider ratio | $\begin{aligned} & 0 \text { to } 1 \\ & 2 \text { to } 11 \\ & 12 \text { to } 15 \end{aligned}$ | Sets operating divide ratio. Powered down. <br> Divide = bit field value. <br> Powered down. | 0x4 | R/W |
|  | [3:0] | M0 divide ratio | 0 to 1 <br> 2 to 11 <br> 12 to 15 | These bits set the operating divide ratio. Powered down. <br> Divide = bit field value. <br> Powered down. | 0x4 | R/W |
| 0x122 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | M1 mask sync Q2 |  | This bit sets the Divider Q2 ignore and M1 sync signal flag. | 0x0 | R/W |
|  | 5 | M1 mask sync Q1 |  | This bit sets the Divider Q1 ignore and M1 sync signal flag. | 0x0 | R/W |
|  | 4 | M0 mask sync Qzd |  | This bit sets the Divider Qzd ignore and M0 sync signal flag. | 0x0 | R/W |
|  | 3 | M0 mask sync Q3 |  | This bit sets the Divider Q3 ignore and M0 sync signal flag. | 0x0 | R/W |
|  | 2 | M0 mask sync Q2 |  | This bit sets the Divider Q2 ignore and M0 sync signal flag. | 0x0 | R/W |
|  | 1 | M0 mask sync Q1 |  | This bit sets the Divider Q1 ignore and M0 sync signal flag. | 0x0 | R/W |
|  | 0 | M0 mask sync Q0 |  | This bit sets the Divider Q0 ignore and M0 sync signal flag. | 0x0 | R/W |

## AD9576

## PLLO DISTRIBUTION REGISTERS (REGISTER 0x140 TO REGISTER 0x14D)

Table 49. PLL0 Distribution Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x140 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | Q0 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [5:0] | Q0 divider ratio |  | These bits set the operating divide ratio. Divide ratio = bit field value + 1. | 0x3 | R/W |
| 0x141 | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  | [5:0] | Q0 initial phase |  | These bits set the divider static phase offset. The phase offset is in units of half cycles of the input clock. | 0x0 | R/W |
| 0x142 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT0 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT0 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUTO. <br> LVDS, 3.5 mA . <br> LVDS, 4.2 mA . <br> HSTL, 8 mA . <br> 1.8 V CMOS. | 0x0 | R/W |
| 0x143 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT1 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT1 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUT1. <br> LVDS, 3.5 mA . <br> LVDS, 4.2 mA . <br> HSTL, 8 mA . <br> 1.8 V CMOS. | 0x0 | R/W |
| 0x144 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT2 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT2 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUT2. <br> LVDS, 3.5 mA . <br> LVDS, 4.2 mA . <br> HSTL, 8 mA . <br> 1.8 V CMOS. | 0x0 | R/W |
| 0x145 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT3 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT3 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUT3. <br> LVDS 3.5 mA . <br> LVDS 4.2 mA . <br> HSTL 8 mA. <br> 1.8 V CMOS. | 0x0 | R/W |
| 0x146 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | Q1 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [5:0] | Q1 divide ratio |  | These bits set the operating divide ratio. Divide ratio = bit field value + 1. | 0x3 | R/W |

AD9576

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x147 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | Q1 source | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the divider input clock. MO output. M1 output. | 0x0 | R/W |
|  | [5:0] | Q1 initial phase |  | These bits set the divider static phase offset. The phase offset is in units of half cycles of the input clock. | 0x0 | R/W |
| 0x148 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT4 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT4 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUT4. LVDS, 3.5 mA . <br> LVDS, 4.2 mA . <br> HSTL, 8 mA . <br> 1.8 V CMOS. | 0x0 | R/W |
| 0x149 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT5 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT5 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUT5. <br> LVDS, 3.5 mA . <br> LVDS, 4.2 mA . <br> HSTL, 8 mA . <br> 1.8 V CMOS. | 0x0 | R/W |
| 0x14A | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | Q2 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [5:0] | Q2 divide ratio |  | These bits set the operating divide ratio. Divide ratio = bit field value + 1 . | 0x3 | R/W |
| 0x14B | 7 | Reserved |  | Reserved. | 0x0 | R |
|  | 6 | Q2 source | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the divider input clock. MO output. M1 output. | 0x0 | R/W |
|  | [5:0] | Q2 initial phase |  | These bits set the divider static phase offset. The phase offset is in units of half cycles of the input clock. | 0x0 | R/W |
| 0x14C | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT6 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT6 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUT6. LVDS, 3.5 mA . <br> LVDS, 4.2 mA . <br> HSTL, 8 mA . <br> 1.8 V CMOS. | 0x0 | R/W |
| 0x14D | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | OUT7 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Driver power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [1:0] | OUT7 driver format | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits select the driver format of OUT7. <br> LVDS, 3.5 mA . <br> LVDS, 4.2 mA . <br> HSTL, 8 mA . <br> 1.8 V CMOS. | 0x0 | R/W |

## AD9576

## PLL1 CONFIGURATION REGISTERS (REGISTER 0x200 TO REGISTER 0x202)

Table 50. PLL1 Configuration Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x200 | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  | 2 | PLL1 sync | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Issues a distribution sync command to dividers driven by PLL1. Normal operation. Dividers held in sync. | 0x0 | R/W |
|  | 1 | PLL1 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | PLL power-down control. Normal operation. Power down. | 0x0 | R/W |
|  | 0 | PLL1 reset | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | PLL reset control. <br> Normal operation. <br> PLL1 held in reset. | 0x0 | R/W |
| 0x201 | [7:0] | N1 divider ratio | $\begin{aligned} & 0 \text { to } 3 \\ & 4 \text { to } 255 \end{aligned}$ | These bits set the operating divide ratio. Divide value = bit field value. Invalid values. <br> Valid values. | 0x10 | R/W |
| 0×202 | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  | [3:1] | R1 divider ratio | $\begin{aligned} & 0 \\ & 1 \\ & 10 \\ & 11 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \\ & \hline \end{aligned}$ | PLL1 reference input divider. Power down. $\begin{aligned} & \div 1 . \\ & \div 1.5 \\ & \div 2 . \\ & \div 3 \\ & \div 4 \\ & \div 6 \\ & \div 8 \end{aligned}$ | 0x0 | R/W |
|  | 0 | PLL1 doubler enable | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the PLL1 input divider path used. R1 divider output. $\times 2$. | 0x1 | R/W |

## PLL1 DISTRIBUTION REGISTERS (REGISTER 0x240 TO REGISTER 0x246)

Table 51. PLL1 Distribution Registers

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x240 | 7 | Reserved |  | Reserved. Always configure this bit to the default value. | 0x1 | R/W |
|  | 6 | Q3 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider power-down control. Normal operation. Powered down. | 0x0 | R/W |
|  | [5:0] | Q3 divider ratio |  | These bits set the operating divide ratio. Divide ratio = bit field value +1 . | 0x3 | R/W |
| 0x241 | 7 | OUT89 source | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the OUT8 and OUT9 input clock. Q3 divider output. PLL1 active reference. | 0x0 | R/W |
|  | 6 | OUT10 source | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the divider input clock. PLL1 output. <br> M0 output. | 0x0 | R/W |
|  | [5:0] | Q3 initial phase |  | These bits select the divider static phase offset. The phase offset is in units of half cycles of the input clock. | 0x0 | R/W |


| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0×242 | 7 | OUT8 CMOS enable full swing | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit determines the full swing of the OUT8 CMOS driver. Set this bit only if the associated output format is configured as CMOS. 1.8 V swing. <br> Full swing. | 0x1 | R/W |
|  | [6:4] | OUT8 driver format | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | These bits select the driver format of OUT8. <br> Tristate. <br> HSTL. <br> LVDS. <br> HCSL. <br> CMOS (both outputs active). <br> CMOS (positive output only). <br> CMOS (negative output only). <br> Reserved. | 0x4 | R/W |
|  | [3:2] | OUT8 CMOS polarity | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits set the polarity of the full swing CMOS output driver. Noninverted, inverted. <br> Inverted, inverted. <br> Noninverted, noninverted. <br> Inverted, noninverted. | 0x0 | R/W |
|  | 1 | OUT8 drive strength | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the drive strength of the OUT8 driver and is only applicable when the output format is configured as LVDS or full swing CMOS. <br> CMOS—nominal drive; LVDS— 3.5 mA . <br> CMOS—low drive; LVDS—4.5 mA. | 0x0 | R/W |
|  | 0 | OUT8 enable | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Output driver enable control. Power down. Enable. | 0x1 | R/W |
| 0x243 | 7 | OUT9 CMOS enable full swing | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit determines the swing of the OUT9 CMOS driver. Set this bit only if the associated output format is configured as CMOS. <br> 1.8 V swing. <br> Full swing. | 0x1 | R/W |
|  | [6:4] | OUT9 driver format | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | These bits select the driver format of OUT9. <br> Tristate. <br> HSTL. <br> LVDS. <br> HCSL. <br> CMOS (both outputs active). <br> CMOS (positive output only). <br> CMOS (negative output only). <br> Reserved. | 0x4 | R/W |
|  | [3:2] | OUT9 CMOS polarity | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits set the polarity of the full swing CMOS output driver. Noninverted, inverted. <br> Inverted, inverted. <br> Noninverted, noninverted. <br> Inverted, noninverted. | 0x0 | R/W |
|  | 1 | OUT9 drive strength | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the drive strength of the OUT9 driver and is only applicable when the output format is configured as LVDS or full swing CMOS. <br> CMOS—nominal drive; LVDS— 3.5 mA . <br> CMOS—low drive; LVDS— 4.5 mA . | 0x0 | R/W |
|  | 0 | OUT9 enable | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Output driver enable control. Power down. Enable. | 0x1 | R/W |

## AD9576

| Address | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x244 | 7 | Reserved |  | Reserved. Always configure this bit to the default value. | 0x1 | R/W |
|  | 6 | Q4 power-down | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Divider power-down control. <br> Normal operation (default). The Q4 divider works normally. Powered down. The Q0 divider is powered down. | 0x0 | R/W |
|  | [5:0] | Q4 divider ratio |  | These bits set the operating divide ratio. Divide ratio = bit field value + 1. | 0x3 | R/W |
| 0x245 | 7 | Reserved |  | Reserved. Always configure this bit to the default value. | 0x1 | R/W |
|  | 6 | Q4 source | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | This bit selects the OUT10 input clock source. PLL1 selected reference input. <br> Divider, Q4, output. | 0x0 | R/W |
|  | [5:0] | Q4 initial phase |  | These bits set the divider static phase offset. The phase offset in units of half cycles of the input clock. | 0x0 | R/W |
| 0x246 | 7 | OUT10 CMOS enable full swing | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit determines the full swing of the OUT10 CMOS driver. Only set this bit if the associated output format is configured as CMOS. 1.8 V swing. <br> Full swing. | 0x1 | R/W |
|  | [6:4] | OUT10 driver format | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | These bits select the driver format of OUT10. Tristate. <br> HSTL. <br> LVDS. <br> HCSL. <br> CMOS (both outputs active). <br> CMOS (positive output only). <br> CMOS (negative output only). <br> Reserved. | 0x4 | R/W |
|  | [3:2] | OUT10 CMOS polarity | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | These bits set the polarity of the full swing CMOS output driver. Noninverted, inverted. <br> Inverted, inverted. <br> Noninverted, noninverted. <br> Inverted, noninverted. | 0x0 | R/W |
|  | 1 | OUT10 drive strength | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | This bit selects the drive strength of the OUT10 driver and is only applicable when the output format is configured as LVDS or full swing CMOS. <br> CMOS—nominal drive; LVDS— 3.5 mA . <br> CMOS—low drive; LVDS— 4.5 mA . | 0x0 | R/W |
|  | 0 | OUT10 enable | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Output driver enable control. Power down. Enable. | 0x1 | R/W |

## APPLICATIONS INFORMATION

## INTERFACING TO CMOS CLOCK OUTPUTS

Apply the following general guidelines when using the singleended 1.8 V or 3.3 V CMOS clock output drivers.
Design point to point nets such that a driver has only one receiver on the net, if possible. This allows simple termination schemes and minimizes ringing due to possible mismatched impedances on the net. Series termination at the source is generally required to provide transmission line matching and/or to reduce current transients at the driver.
The value of the series termination depends on the board design and timing requirements (typically $10 \Omega$ to $100 \Omega$ ). CMOS outputs are limited in terms of the capacitive load or trace length that they can drive. Typically, trace lengths less than 6 inches are recommended to preserve signal rise/fall times and signal integrity.


Figure 39. Series Termination of CMOS Output
Termination at the far end of the PCB trace is a second option. The CMOS outputs of the AD9576 do not supply enough current to provide a full voltage swing with a low impedance resistive, far end termination, as shown in Figure 40. Ensure that the impedance of the far end termination network matches the PCB trace impedance and provides the desired switching point. The reduced signal swing may still meet receiver input requirements in some applications. This can be useful when driving long trace lengths on less critical nets.


## INTERFACING TO LVDS AND HSTL CLOCK OUTPUTS

LVDS and HSTL both employ a differential output driver. The recommended termination circuit for LVDS and HSTL drivers appears in Figure 41.


Figure 41. CMOS Output with Far End Termination
See the AN-586 Application Note for more information about LVDS.

## INTERFACING TO HCSL CLOCK OUTPUTS

HCSL uses a differential open-drain architecture. The opendrain architecture necessitates the use of an external termination resistor. Figure 42 shows the typical method for interfacing to HCSL drivers.


In some cases, the fast switching capability of HCSL drivers results in overshoot and ringing. The alternative HCSL interface shown in Figure 43 can mitigate this problem via a small series resistor, typically in the $10 \Omega$ to $30 \Omega$ range.


Figure 43. Alternate HCSL Output Termination

## POWER SUPPLY

The AD9576 requires a power supply of $2.5 \mathrm{~V} \pm 5 \%$ or $3.3 \mathrm{~V} \pm$ $10 \%$. The Specifications section gives the performance expected from the AD9576 with the power supply voltage within this range. The absolute maximum range of -0.3 V to +3.6 V , with respect to GND, must never be exceeded on the VDD_x pins.

Follow good engineering practice in the layout of power supply traces and the ground plane of the PCB. Bypass the power supply on the PCB with adequate capacitance ( $>10 \mu \mathrm{~F}$ ). Bypass the AD9576 with adequate capacitors $(0.1 \mu \mathrm{~F})$ at all power pins as close as possible to the device.
In addition to these bypass capacitors, the AD9576 evaluation board uses six ferrite beads between the 2.5 V (or 3.3 V ) source and Pin 29, Pin 35, Pin 41, Pin 46, Pin 52, and Pin 57. Although these ferrite beads may not be needed for every application, the use of these ferrite beads is strongly recommended. At a minimum, include a place for the ferrite beads (as close to the bypass capacitors as possible) and populate the board with $0402,0 \Omega$ resistors. By doing so, there is a place for the ferrite beads, if needed. Ferrite beads with low ( $<0.7 \Omega$ ) dc resistance and approximately $600 \Omega$ impedance at 100 MHz are suitable for use with $\operatorname{Pin} 29, \operatorname{Pin} 35, \operatorname{Pin} 41$, and Pin 46 , while ferrite
beads with approximately $75 \Omega$ impedance at 100 MHz are suitable for use with Pin 52 and Pin 57.

The layout of the AD9576 evaluation board is a good example of how to route power supply traces and where to place bypass capacitors and ferrite beads.

The exposed metal pad on the AD9576 package is an electrical connection, as well as a thermal enhancement. For the device to function properly, the pad must be properly attached to ground (GND). The PCB acts as a heat sink for the AD9576; therefore, this GND connection provides a good thermal path to a larger heat dissipation area, such as a ground plane on the PCB.

## POWER AND GROUNDING CONSIDERATIONS AND POWER SUPPLY REJECTION

Many applications seek high speed and performance under less than ideal operating conditions. In these application circuits, the implementation and construction of the PCB is as important as the circuit design. Proper RF techniques must be used for device selection, placement, and routing, as well as for power supply bypassing and grounding to ensure optimum performance.

## OUTLINE DIMENSIONS


0.05 MAX 0.02 NOM COPLANARITY

THE EXPOSED PAD, REFER TO
THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET.

COMPLIANT TO JEDEC STANDARDS MO-220-WMMD
Figure 44. 64-Lead Lead Frame Chip Scale Package [LFCSP]
$9 \mathrm{~mm} \times 9 \mathrm{~mm}$ and 0.75 mm Package Height (CP-64-17)
Dimensions shown in millimeters
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9576BCPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 64 -Lead Lead Frame Chip Scale Package [LFCSP] | CP-64-17 |
| AD9576BCPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 64-Lead Lead Frame Chip Scale Package [LFCSP] | CP-64-17 |
| AD9576/PCBZ |  | Evaluation Board |  |

'Z = RoHS-Compliant Part.


[^0]:    Rev. A
    Document Feedback
    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

[^1]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2016-2018 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

[^2]:    ${ }^{1} C_{B}$ is the capacitance of one bus line in picofarads ( pF ).

