# **OPA705 OPA2705 OPA4705** SBOS182A - JUNE 2001 # Low-Cost, CMOS, Rail-to-Rail, I/O **OPERATIONAL AMPLIFIERS** #### **FEATURES** RAIL-TO-RAIL INPUT AND OUTPUT WIDE SUPPLY RANGE: Single Supply: 4V to 12V Dual Supplies: $\pm 2$ to $\pm 6$ ● LOW QUIESCENT CURRENT: 160µA LIMITED RANGE CMRR: 96dB ● LOW OFFSET: 0.5mV ● HIGH SPEED: 1MHz, 0.6V/µs ● MicroSIZE PACKAGES: **SOT23-5, MSOP-8, TSSOP-14** ● LOW INPUT BIAS CURRENT: 1pA ### **APPLICATIONS** - AUTOMOTIVE APPLICATIONS: Audio, Sensor Applications, Security Systems - PORTABLE EQUIPMENT - ACTIVE FILTERS - TRANSDUCER AMPLIFIER #### DESCRIPTION The OPA705 series low-cost op amps are optimized for applications requiring rail-to-rail input and output swing. Single, dual, and quad versions are offered in a variety of packages. While the quiescent current is less than 200µA per amplifier, the OPA705 still offers excellent dynamic performance (1MHz GBW and 0.6V/µs SR) and unity-gain stability. The OPA705 series is fully specified and guaranteed over the supply range of $\pm 2V$ to $\pm 6V$ . Input swing extends 300mV beyond the rail and the output swings to within 40mV of the rail. The single version (OPA705) is available in the *MicroSIZE* SOT23-5 and in the standard SO-8 surface-mount packages. The dual version (OPA2705) is available in the MSOP-8, SO-8, and DIP-8 packages. The quad OPA4705 is available in the TSSOP-14 and SO-14 packages. All are specified for operation from -40°C to +85°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### ABSOLUTE MAXIMUM RATINGS(1) | Supply Voltage, V+ to V | 13.2V | |-------------------------------------|-------------------------| | Signal Input Terminals, Voltage(2)( | V-) -0.3V to (V+) +0.3V | | Current <sup>(2)</sup> | 10mA | | Output Short-Circuit(3) | Continuous | | Operating Temperature | 55°C to +125°C | | Storage Temperature | 65°C to +150°C | | Junction Temperature | +150°C | | Lead Temperature (soldering, 10s) | +300°C | NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Input terminals are diode-clamped to the power supply rails. Input signals that can swing more than 0.3V beyond the supply rails should be current-limited to 10mA or less. (3) Short-circuit to ground, one amplifier per package. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION | PRODUCT | DESCRIPTION | MINIMUM<br>RECOMMENDED<br>GAIN | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA | |----------------|--------------------|--------------------------------|------------|------------------------------|--------------------|-----------------------------------|--------------------------------| | OPA705NA | Single, GBW = 1MHz | 1 " | SOT23-5 | 331<br>" | A05 | OPA705NA/250<br>OPA705NA/3K | Tape and Reel<br>Tape and Reel | | OPA705UA | Single, GBW = 1MHz | 1 " | SO-8 | 182<br>" | OPA705UA<br>" | OPA705UA<br>OPA705UA/2K5 | Rails<br>Tape and Reel | | OPA705PA | Single, GBW = 1MHz | 1 | DIP-8 | 006 | OPA705PA | OPA705PA | Rails | | OPA2705EA | Dual, GBW = 1MHz | 1 " | MSOP-8 | 337 | B05 | OPA2705EA/250<br>OPA2705EA/2K5 | Tape and Reel<br>Tape and Reel | | OPA2705UA<br>" | Dual, GBW = 1MHz | 1 " | SO-8 | 182<br>" | OPA2705UA<br>" | OPA2705UA<br>OPA2705UA/2K5 | Rails<br>Tape and Reel | | OPA2705PA | Dual, GBW = 1MHz | 1 | DIP-8 | 006 | OPA2705PA | OPA2705PA | Rails | | OPA4705EA | Quad, GBW = 1MHz | 1 " | TSSOP-14 | 357<br>" | OPA4705EA<br>" | OPA4705EA/250<br>OPA4705EA/2K5 | Tape and Reel<br>Tape and Reel | | OPA4705UA<br>" | Quad, GBW = 1MHz | 1 " | SO-14<br>" | 235 | OPA4705UA<br>" | OPA4705UA<br>OPA4705UA/2K5 | Rails<br>Tape and Reel | NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /3K indicates 3000 devices per reel). Ordering 3000 pieces of "OPA705NA/3K" will get a single 3000-piece Tape and Reel. # ELECTRICAL CHARACTERISTICS: $V_S = 4V$ to 12V Boldface limits apply over the specified temperature range, $T_A = -40^{\circ}C$ to $+85^{\circ}C$ At T\_A = +25°C, R\_L = 20k $\Omega$ connected to V\_S/2 and V\_OUT = V\_S/2, unless otherwise noted. | | | OI<br>OF | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------|-------------------------|-----------------------------------------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | OFFSET VOLTAGE Input Offset Voltage Vos Drift dVos/dT vs Power Supply PSRR Over Temperature Channel Separation, dc f = 1kHz | $V_{S} = \pm 5V$ , $V_{CM} = 0V$ $T_{A} = -40^{\circ}C$ to $+85^{\circ}C$ $V_{S} = \pm 2V$ to $\pm 6V$ , $V_{CM} = 0V$ $V_{S} = \pm 2V$ to $\pm 6V$ , $V_{CM} = 0V$ $R_{L} = 20k\Omega$ | | ±0.5<br>±4<br>20<br>100<br>1 | ±5<br>100 | mV<br>μ <b>V/°C</b><br>μV/V<br>μ <b>V/V</b><br>μV/V<br>dB | | INPUT VOLTAGE RANGE Common-Mode Voltage Range Common-Mode Rejection Ratio over Temperature VCM CMRR CMRR | $\begin{split} V_{S} &= \pm 5 \text{V, } (\text{V-}) - 0.3 \text{V} < \text{V}_{\text{CM}} < (\text{V+}) + 0.3 \text{V} \\ V_{S} &= \pm 5 \text{V, } (\text{V-}) < \text{V}_{\text{CM}} < (\text{V+}) \\ V_{S} &= \pm 5 \text{V, } (\text{V-}) - 0.3 \text{V} < \text{V}_{\text{CM}} < (\text{V+}) - 2 \text{V} \\ V_{S} &= \pm 5 \text{V, } (\text{V-}) < \text{V}_{\text{CM}} < (\text{V+}) - 2 \text{V} \end{split}$ | (V-) - 0.3<br>66<br>66 | 77<br><b>74</b><br>96<br><b>93</b> | (V+) + 0.3 | V<br>dB<br><b>dB</b><br>dB<br><b>dB</b> | | INPUT BIAS CURRENT Input Bias Current Input Offset Current Input Offset Current | $V_S = \pm 5V$ , $V_{CM} = 0V$<br>$V_S = \pm 5V$ , $V_{CM} = 0V$ | | ±1<br>±0.5 | ±10<br>±10 | pA<br>pA | | INPUT IMPEDANCE Differential Common-Mode | | | 4 • 10 <sup>9</sup> 4<br>5 • 10 <sup>12</sup> 4 | | $\Omega \parallel pF$ $\Omega \parallel pF$ | | $\begin{tabular}{ll} \textbf{NOISE} \\ \textbf{Input Voltage Noise, f} = 0.1 \text{Hz to 10Hz} \\ \textbf{Input Voltage Noise Density, f} = 1 \text{kHz} \\ \textbf{Current Noise Density, f} = 1 \text{kHz} \\ \end{tabular} \begin{tabular}{ll} \textbf{e}_n \\ \textbf{i}_n \\ \end{tabular}$ | $V_S = \pm 5V, V_{CM} = 0V$ $V_S = \pm 5V, V_{CM} = 0V$ $V_S = \pm 5V, V_{CM} = 0V$ | | 6<br>45<br>2.5 | | μVp-p<br>nV/√Hz<br>fA/√Hz | | OPEN-LOOP GAIN | B 400 0 0/ \ 0.41/ \ \ 0.41/ | | 400 | | 15 | | Open-Loop Voltage Gain A <sub>OL</sub> over Temperature | $\begin{aligned} R_L &= 100k\Omega, \ (V-)+0.1V < V_O < (V+)-0.1V \\ R_L &= 20k\Omega, \ (V-)+0.075V < V_O < (V+)-0.075V \\ R_L &= 20k\Omega, \ (V-)+0.075V < V_O < (V+)-0.075V \\ R_L &= 5k\Omega, \ (V-)+0.15V < V_O < (V+)-0.15V \end{aligned}$ | 100<br>100 | 120<br>110<br><b>106</b><br>110 | | dB<br>dB<br><b>dB</b><br>dB | | over Temperature | $R_L = 5k\Omega$ , (V–)+0.15V < $V_O$ < (V+)–0.15V | | 106 | | dB | | Output Current Iout Short-Circuit Current Isc Capacitive Load Drive Cutput Curent CLOAD | $\begin{aligned} R_L &= 100 k \Omega, \ A_{OL} > 80 dB \\ R_L &= 20 k \Omega, \ A_{OL} > 100 dB \\ R_L &= 5 k \Omega, \ A_{OL} > 100 dB \\ V_S - V_{OUT} < 1 V \end{aligned}$ | See Tyl | ±10<br>±40<br>bical Performar | 75<br>150<br>nce Curves | mV<br>mV<br>mV<br>mA<br>mA | | FREQUENCY RESPONSE Gain-Bandwidth Product GBW Slew Rate SR Settling Time, 0.1% t <sub>S</sub> 0.01% Overload Recovery Time Total Harmonic Distortion + Noise THD+N | $C_{L} = 100 pF \\ G = +1 \\ V_{S} = \pm 5 V, G = +1 \\ V_{S} = \pm 5 V, 5 V Step, G = +1 \\ V_{S} = \pm 5 V, 5 V Step, G = +1 \\ V_{IN} \bullet Gain = V_{S} \\ V_{S} = \pm 5 V, V_{O} = 3 V p - p, G = +1, f = 1 kHz$ | | 1<br>0.6<br>15<br>20<br>3<br>0.02 | | MHz<br>V/μs<br>μs<br>μs<br>μs<br>κ | | POWER SUPPLY Specified Voltage Range, Single Supply V <sub>S</sub> Specified Voltage Range, Dual Supplies V <sub>S</sub> Operating Voltage Range Quiescent Current (per amplifier) I <sub>Q</sub> over Temperature | I <sub>O</sub> = 0 | 4<br>±2 | 3.6 to 12<br>160<br><b>200</b> | 12<br>±6<br>250 | V<br>V<br>V<br>μΑ<br>μ <b>Α</b> | | TEMPERATURE RANGE Specified Range Operating Range Storage Range Thermal Resistance θ <sub>JA</sub> SOT23-5 Surface-Mount MSOP-8 Surface-Mount TSSOP-14 Surface-Mount SO-8 Surface Mount SO-14 Surface Mount DIP-8 | | -40<br>-55<br>-65 | 200<br>150<br>100<br>150<br>100 | 85<br>125<br>150 | °C ° | ## **TYPICAL CHARACTERISTICS** At $T_A = +25$ °C, $V_S = \pm 5V$ , and $R_L = 20k\Omega$ , unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** At $T_A$ = +25°C, $V_S$ = ±5V, and $R_L$ = 20k $\Omega$ , unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** At $T_A$ = +25°C, $V_S$ = ±5V, and $R_L$ = 20k $\Omega$ , unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** At T<sub>A</sub> = +25°C, V<sub>S</sub> = $\pm 5$ V, and R<sub>L</sub> = 20k $\Omega$ , unless otherwise noted. #### APPLICATIONS INFORMATION OPA705 series op amps can operate on $160\mu A$ quiescent current from a single (or split) supply in the range of 4V to 12V ( $\pm 2V$ to $\pm 6V$ ), making them highly versatile and easy to use. The OPA705 is unity-gain stable and offers 1MHz bandwidth and $0.6V/\mu s$ slew rate. Rail-to-rail input and output swing helps maintain dynamic range, especially in low supply applications. Figure 1 shows the input and output waveforms for the OPA705 in unitygain configuration. Operation is from a $\pm 5V$ supply with a $100k\Omega$ load connected to $V_S/2$ . The input is a 10Vp-p sinusoid. Output voltage is approximately 10Vp-p. FIGURE 1. Rail-to-Rail Input and Output. Power-supply pins should be bypassed with 1000pF ceramic capacitors in parallel with 1µF tantalum capacitors. #### **OPERATING VOLTAGE** OPA705 series op amps are fully specified and guaranteed from +4V to +12V over a temperature range of -40°C to +85°C. Parameters that vary significantly with operating voltages or temperature are shown in the Typical Characteristics. #### RAIL-TO-RAIL INPUT The input common-mode voltage range of the OPA705 series extends 300mV beyond the supply rails at room temperature. This is achieved with a complementary input stage—an Nchannel input differential pair in parallel with a P-channel differential pair, as shown in Figure 2. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 2.0V to 300mV above the positive supply, while the Pchannel pair is on for inputs from 300mV below the negative supply to approximately (V+) - 1.5V. There is a small transition region, typically (V+) - 2.0V to (V+) - 1.5V, in which both pairs are on. This 500mV transition region can vary ±100mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 2.1V to (V+)-1.4V on the low end, up to (V+) - 1.9V to (V+) - 1.6V on the high end. Within the 500mV transition region PSRR, CMRR, offset voltage, and offset drift, and THD may vary compared to operation outside this region. FIGURE 2. Simplified Schematic. #### **INPUT VOLTAGE** Device inputs are protected by ESD diodes that will conduct if the input voltages exceed the power supplies by more than approximately 300mV. Momentary voltages greater than 300mV beyond the power supply can be tolerated if the current is limited to 10mA. This is easily accomplished with an input resistor, as shown in Figure 3. Many input signals are inherently current-limited to less than 10mA; therefore, a limiting resistor is not always required. The OPA705 features no phase inversion when the inputs extend beyond supplies if the input current is limited, as seen in Figure 4. FIGURE 3. Input Current Protection for Voltages Exceeding the Supply Voltage. FIGURE 4. OPA705—No Phase Inversion with Inputs Greater than the Power-Supply Voltage. #### **RAIL-TO-RAIL OUTPUT** A class AB output stage with common-source transistors is used to achieve rail-to-rail output. This output stage is capable of driving $1k\Omega$ loads connected to any point between V+ and ground. For light resistive loads (> $100k\Omega$ ), the output voltage can swing to 40mV from the supply rail. With moderate resistive loads ( $20k\Omega$ ), the output can swing to within 75mV from the supply rails while maintaining high open-loop gain (see the typical performance curve "Output Voltage Swing vs Output Current"). #### **CAPACITIVE LOAD AND STABILITY** The OPA705 series op amps can drive up to 1000pF pure capacitive load. Increasing the gain enhances the amplifier's ability to drive greater capacitive loads (see the typical performance curve "Small Signal Overshoot vs Capacitive Load"). One method of improving capacitive load drive in the unitygain configuration is to insert a $10\Omega$ to $20\Omega$ resistor inside the feedback loop, as shown in Figure 5. This reduces ringing with large capacitive loads while maintaining DC accuracy. FIGURE 5. Series Resistor in Unity-Gain Buffer Configuration Improves Capacitive Load Drive. #### **APPLICATION CIRCUITS** The OPA705 series op amps are optimized for driving medium-speed sampling data converters. Figure 6 shows the OPA2705 in a dual-supply buffered reference configuration for the DAC7644. The DAC7644 is a 16-bit, low-power, quad-voltage output converter. Small size makes the combination ideal for automatic test equipment, data acquisition systems, and other low-power space-limited applications. FIGURE 6. OPA705 as Dual Supply Configuration-Buffered References for the DAC7644. 6-Feb-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | OPA2705EA/250 | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B05 | Samples | | OPA2705EA/250G4 | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | B05 | Samples | | OPA2705PA | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -40 to 85 | OPA2705PA | Samples | | OPA2705UA | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>2705UA | Samples | | OPA2705UAG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>2705UA | Samples | | OPA4705EA/250 | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>4705EA | Samples | | OPA4705EA/2K5 | ACTIVE | TSSOP | PW | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>4705EA | Samples | | OPA705NA/250 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | A05 | Samples | | OPA705NA/3K | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | A05 | Samples | | OPA705PA | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -40 to 85 | OPA705PA | Samples | | OPA705UA | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>705UA | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ### **PACKAGE OPTION ADDENDUM** 6-Feb-2020 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### PACKAGE MATERIALS INFORMATION www.ti.com 29-Jan-2014 ### TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2705EA/250 | VSSOP | DGK | 8 | 250 | 180.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA4705EA/250 | TSSOP | PW | 14 | 250 | 180.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | OPA4705EA/2K5 | TSSOP | PW | 14 | 2500 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | OPA705NA/250 | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA705NA/3K | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | www.ti.com 29-Jan-2014 \*All dimensions are nominal | 7 til dilliciololio die Hollindi | | | | | | | | |----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | OPA2705EA/250 | VSSOP | DGK | 8 | 250 | 210.0 | 185.0 | 35.0 | | OPA4705EA/250 | TSSOP | PW | 14 | 250 | 210.0 | 185.0 | 35.0 | | OPA4705EA/2K5 | TSSOP | PW | 14 | 2500 | 367.0 | 367.0 | 35.0 | | OPA705NA/250 | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | OPA705NA/3K | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated