

# TPS61288 18-V, 15-A, Fully Integrated Synchronous Boost Converter

# 1 Features

- Wide input voltage and output voltage range
  - V<sub>IN</sub>: 2.0 V to 18 V;
  - 2.4-V Minimum input voltage for start-up
  - V<sub>OUT</sub> : 4.5 V to 18 V
- High efficiency and power capability
  - 15-A (Min.) peak switch current limit
  - Two 6.5-mΩ (LS) / 8.5-mΩ (HS) MOSFETs
  - Switching frequency: 500 kHz
  - Up to 94.3% efficiency at V\_{IN} = 3.6 V, V\_{OUT} = 13 V, and I\_{OUT} = 2 A
  - Up to 96.6% efficiency at V\_{IN} = 7.2 V, V\_{OUT} = 16 V, and  $I_{OUT}$  = 2.5 A
- Extend the system operating time
  - Typical 120-µA quiescent current into VOUT pin
  - Maximum 2.0-µA current into VIN pin during shutdown
  - Smooth on-time/off-time (SOO) Modulation at light load and low duty cycle and no DC offset between PFM and PWM
- Rich orotection
  - Output overvoltage protection at 19 V
  - Cycle-by-cycle overcurrent protection
  - Thermal shutdown
- 2.5-mm × 3.0-mm QFN package

# 2 Applications

- Bluetooth<sup>™</sup> speaker
- Source driver of LCD display
- USB type-C power delivery

# **3 Description**

The TPS61288 is a high-power density, fullyintegrated synchronous boost converter with a 6.5m $\Omega$  power switch and a 8.5-m $\Omega$  rectifier switch to provide a high efficiency and small size solution in portable systems. The TPS61288 has a wide input voltage range from 2 V (2.4 V rising) to 18 V to support applications with single-cell or two-cell Lithium batteries. The device has minimum 15-A switch current capability and is capable of providing an output voltage up to 18 V.

The TPS61288 employs peak current control topology with SOO modulation to regulate the output voltage. The device operates in the pulse width modulation (PWM) mode in moderate to heavy load condition. It automatically runs in the pulse frequency modulation (PFM) mode in light load and low duty cycle condition. SOO modulation realizes accurate regulation over wide load/VIN range while maintaining high efficiency and low output ripple. The switching frequency in the PWM mode is 500 kHz. The TPS61288 provides 19-V output overvoltage protection, cycle-by-cycle overcurrent protection, and thermal shutdown protection.

The TPS61288 is available in a 2.5-mm × 3.0-mm QFN package.

### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) |  |
|-------------|------------------------|-----------------|--|
| TPS61288    | QFN (11)               | 2.5-mm × 3.0-mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Typical Application Circuit

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. ADVANCE INFORMATION for preproduction products; subject to change without notice.



# **Table of Contents**

| 1 Features                            |
|---------------------------------------|
| 4 Revision History 2                  |
| 5 Pin Configuration and Functions     |
| Pin Functions                         |
| 6 Specifications                      |
| 6.1 Absolute Maximum Ratings4         |
| 6.2 ESD Ratings 4                     |
| 6.3 Recommended Operating Conditions4 |
| 6.4 Thermal Information4              |
| 6.5 Electrical Characteristics5       |
| 6.6 Typical Characteristics7          |
| 7 Detailed Description                |
| 7.1 Overview                          |
| 7.2 Functional Block Diagram9         |
| 7.3 Feature Description10             |

| 7.4 Device Functional Modes                           | 10   |
|-------------------------------------------------------|------|
| 8 Application and Implementation                      | . 12 |
| 8.1 Application Information                           | . 12 |
| 8.2 Typical Application                               | . 12 |
| 9 Power Supply Recommendations                        | .19  |
| 10 Layout                                             | .20  |
| 10.1 Layout Guidelines                                | . 20 |
| 10.2 Layout Example                                   | . 20 |
| 10.3 Thermal Considerations                           | .21  |
| 11 Device and Documentation Support                   | .22  |
| 11.1 Receiving Notification of Documentation Updates. | . 22 |
| 11.2 Support Resources                                | . 22 |
| 11.3 Trademarks                                       | . 22 |
| 11.4 Electrostatic Discharge Caution                  | . 22 |
| 11.5 Glossary                                         | . 22 |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 22 |
|                                                       |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |  |
|---------------|----------|-----------------|--|
| August 2020 * |          | Initial release |  |



# **5** Pin Configuration and Functions





### **Pin Functions**

| PIN  |        | 1/0 | DESCRIPTION                                                                                                                                                            |  |  |
|------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NUMBER |     | DESCRIPTION                                                                                                                                                            |  |  |
| FB   | 1      | I   | Voltage feedback. Connect to the center tape of a resistor divider to program the output voltage.                                                                      |  |  |
| COMP | 2      | 0   | Output of the internal error amplifier, the loop compensation network should be connected between this pin and the AGND pin.                                           |  |  |
| PGND | 3      | PWR | Power ground of the IC. It is connected to the source of the low-side MOSFET.                                                                                          |  |  |
| sw   | 4,9    | PWR | The switching node pin of the converter. It is connected to the drain of the internal low-<br>side power MOSFET and the source of the internal high-side power MOSFET. |  |  |
| VOUT | 5      | PWR | Boost converter output                                                                                                                                                 |  |  |
| EN   | 6      | I   | Enable logic input. Logic high level enables the device. Logic low level disables the device and turns it into shutdown mode.                                          |  |  |
| VIN  | 7      | I   | IC power supply input                                                                                                                                                  |  |  |
| BST  | 8      | 0   | Power supply for high-side MOSFET gate driver. A ceramic capacitor of 0.1 µF must be connected between this pin and the SW pin.                                        |  |  |
| AGND | 10     | -   | Signal ground of the IC                                                                                                                                                |  |  |
| vcc  | 11     | 0   | Output of the internal regulator. A ceramic capacitor of more than 1.0 $\mu F$ is required between this pin and ground.                                                |  |  |

# **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                | MIN  | MAX  | UNIT |
|------------------|--------------------------------|------|------|------|
| Voltage          | BST                            | -0.3 | SW+6 | V    |
| Voltage          | VIN, VOUT, SW                  | -0.3 | 20   | V    |
| Voltage          | Other pins                     | -0.3 | 6    | V    |
| TJ               | Operating Junction Temperature | -40  | 150  | °C   |
| T <sub>stg</sub> | Storage temperature            | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|        |                         |                                                                                     | VALUE | UNIT |
|--------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
|        | Electroctatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | V    |
| V(ESD) |                         | Charged device model (CDM), per JEDEC specification JS-002, all pins <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                    | MIN | NOM | MAX  | UNIT |
|------------------|------------------------------------|-----|-----|------|------|
| V <sub>IN</sub>  | Input voltage range                | 2.0 |     | 18   | V    |
| V <sub>OUT</sub> | Output voltage range               | 4.5 |     | 18   | V    |
| L                | Effective inductance range         | 0.8 |     | 5.6  | μH   |
| C <sub>IN</sub>  | Effective input capacitance range  | 1   | 10  |      | μF   |
| C <sub>OUT</sub> | Effective output capacitance range | 10  |     | 1000 | μF   |
| TJ               | Operating junction temperature     | -40 |     | 125  | °C   |

### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | TPS61288             | TPS61288             |      |
|-------------------------------|----------------------------------------------|----------------------|----------------------|------|
|                               |                                              | RQQ (VQFN) - 11 PINS | RQQ (VQFN) - 11 PINS | UNIT |
|                               |                                              | EVM <sup>(2)</sup>   | Standard             |      |
| $R_{\theta J A}$              | Junction-to-ambient thermal resistance       | 33.6                 | 71.4                 | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 1.7                  | 2.7                  | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 13.4                 | 15.8                 | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) Measured on TPS61288EVM, 4-layer, 2oz copper PCB.



# **6.5 Electrical Characteristics**

 $T_J = -40^{\circ}$ C to 125°C,  $V_{IN} = 2.5$  V to 9 V and  $V_{OUT} = 16$  V. Typical values are at  $T_J = 25^{\circ}$ C (unless otherwise noted)

| ,                    | PARAMETER                                                           | TEST CONDITIONS                                                                                     | MIN   | TYP  | MAX   | UNIT  |
|----------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| POWER SUPPLY         |                                                                     |                                                                                                     |       |      |       |       |
|                      | Input voltage under voltage lockout<br>(UVLO) threshold             | VIN rising                                                                                          |       | 2.3  | 2.4   | V     |
| V <sub>UVLO</sub>    | Input voltage under voltage lockout<br>(UVLO) threshold             | VIN falling, V <sub>OUT</sub> > 3 V                                                                 |       | 1.9  | 2     | V     |
|                      | under voltage lock out hysteresis                                   | V <sub>UVLO</sub> rising - V <sub>UVLO</sub> falling                                                |       | 400  |       | mV    |
| V <sub>CC</sub>      | Vcc regulated votlage                                               | I <sub>CC</sub> = 5 mA, V <sub>IN</sub> = 9 V                                                       |       | 5    |       | V     |
| V <sub>CC_UVLO</sub> | Vcc falling threshold                                               | V <sub>CC</sub> falling                                                                             | 2     | 2.1  |       | V     |
| I <sub>Q_IN</sub>    | Quiescent current into VIN pin                                      | EN = High, No switching, 2.4 V < V <sub>IN</sub> < 18 V, -40 °C $\leq$ T <sub>J</sub> $\leq$ 85 °C  |       | 3    | 10    | uA    |
| I <sub>Q_OUT</sub>   | Quiescent current into VOUT pin                                     | EN = High, No switching, 4.5 V < V <sub>OUT</sub> < 18 V, -40 °C $\leq$ T <sub>J</sub> $\leq$ 85 °C |       | 120  | 160   | uA    |
| I <sub>SD</sub>      | Shutdown current into VIN pin                                       | EN = Low, No switching, 2.4 V < V <sub>IN</sub> < 18 V, -40 °C ≤ T <sub>J</sub> ≤ 125 °C            |       |      | 2     | uA    |
| I <sub>SD_SW</sub>   | Reverse leakage current into SW                                     | EN = Low, No switching, $V_{SW}$ = 0V, 4.5 V<br>< $V_{OUT}$ < 18 V, -40 °C ≤ $T_J$ ≤ 85°C           |       |      | 1     | uA    |
| OUTPUT               |                                                                     |                                                                                                     |       |      |       |       |
| V <sub>REF</sub>     | Feedback regulation reference voltage                               | PWM Operation                                                                                       | 0.588 | 0.6  | 0.612 | V     |
| I <sub>FB</sub>      | Feedback input bias current                                         |                                                                                                     |       |      | 20    | nA    |
| V <sub>OVP</sub>     | Over Voltage Protection                                             | Rising threshold                                                                                    | 18.4  | 19   | 19.5  | V     |
| V <sub>OVP_HYS</sub> | Over Voltage Protection Hysteresis                                  |                                                                                                     |       | 600  |       | mV    |
| POWER S              | SWITCH                                                              |                                                                                                     |       |      |       |       |
| R <sub>DS(on)</sub>  | High-side FET on resistance                                         | V <sub>CC</sub> = 5 V                                                                               |       | 8.5  |       | mΩ    |
| R <sub>DS(on)</sub>  | Low-side FET on resistance                                          | $V_{CC} = 5 V$                                                                                      |       | 6.5  |       | mΩ    |
| CURREN               | T LIMIT                                                             |                                                                                                     |       |      |       |       |
| I <sub>LIM</sub>     | Switching Peak Current Limit                                        | $V_{IN}$ = 7.2 V, $V_{OUT}$ = 16 V, L = 2.2 uH, -20 °C ≤ T <sub>J</sub> ≤ 125 °C                    | 15    | 16   | 17.5  | А     |
| LOGIC IN             | TERFACE                                                             |                                                                                                     |       |      |       |       |
| V <sub>IH</sub>      | EN High-level input voltage                                         |                                                                                                     |       |      | 1.2   | V     |
| VIL                  | EN Low-level input voltage                                          |                                                                                                     | 0.4   |      |       | V     |
| V <sub>HYS</sub>     | Hysteresis of the control logic                                     |                                                                                                     | 50    |      |       | mV    |
| R <sub>EN</sub>      | Pull down resistor for control pin                                  |                                                                                                     |       | 800  | 1100  | kΩ    |
| ERROR A              | MPLIFIER                                                            |                                                                                                     |       |      |       |       |
| V <sub>COMP_H</sub>  | COMP output high voltage                                            | $V_{FB} = V_{REF} - 200 \text{ mV}$                                                                 |       | 1.88 |       | V     |
| V <sub>COMP_L</sub>  | COMP output low voltage                                             | $V_{FB} = V_{REF} + 200 \text{ mV}$                                                                 |       | 0.55 |       | V     |
| G <sub>EA</sub>      | Error amplifier trans conductance                                   |                                                                                                     |       | 200  |       | μS    |
| K <sub>COMP</sub>    | Power stage trans-conductance(inductor peak current / comp voltage) |                                                                                                     | 11    | 13.5 | 15.5  | A / V |
| I <sub>SINK</sub>    | Comp pin sink current                                               | $V_{FB}$ = $V_{REF}$ + 200 mV, $V_{COMP}$ = 1.5 V                                                   |       | 20   |       | μΑ    |
| ISOURCE              | Comp pin source current                                             | $V_{FB} = V_{REF} + 200 \text{ mV}, V_{COMP} = 1.5 \text{ V}$                                       |       | 20   |       | μΑ    |
| SWITCHI              | NG TIME                                                             |                                                                                                     |       |      |       |       |
| T <sub>SS</sub>      | Soft start time                                                     | $V_{IN}$ = 7.2V, $V_{OUT}$ = 16V; L = 2.2 uH,<br>$C_{out(eff)}$ = 50 uF                             |       | 3    |       | ms    |
| f <sub>SW</sub>      | Switching frequency                                                 | V <sub>IN</sub> = 7.2V, V <sub>OUT</sub> = 16V; V <sub>IN</sub> = 3.6V, V <sub>OUT</sub><br>= 13V   | 440   | 500  | 600   | kHz   |
| t <sub>ON_MIN</sub>  | Minimum on-time                                                     |                                                                                                     |       | 60   | 100   | ns    |

5





 $T_J = -40^{\circ}C$  to 125°C,  $V_{IN} = 2.5$  V to 9 V and  $V_{OUT} = 16$  V. Typical values are at  $T_J = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER           |                             | TEST CONDITIONS             | MIN | TYP MA | X UNIT |
|---------------------|-----------------------------|-----------------------------|-----|--------|--------|
| PROTEC              | TION                        |                             |     |        |        |
| T <sub>SD</sub>     | Thermal shutdown            | Junction temperature rising |     | 160    | °C     |
| T <sub>SD_HYS</sub> | Thermal shutdown hysteresis |                             |     | 20     | °C     |



## 6.6 Typical Characteristics









# 7 Detailed Description

### 7.1 Overview

The TPS61288 is a fully-integrated synchronous boost converter with a 6.5-m $\Omega$  power switch and a 8.5-m $\Omega$  rectifier switch to output high power from a single cell or two-cell Lithium batteries. The device is capable of providing an output voltage of 18 V and delivering up to 35-W power from a single cell Lithium battery and 45-W power from a two cells Lithium battery.

The TPS61288 employs the peak current control topology with the SOO modulation to regulate the output voltage. In the moderate-to-heavy load condition, the TPS61288 operates in the quasi-constant frequency pulse width modulation (PWM) mode. As conventional adaptive off-time converters, the device varies the off-time as a function of input and output voltage to maintain a nearly constant frequency 500 kHz. In the light load condition, the device runs in the pulse frequency modulation (PFM) mode. Off-time is modulated by the feedback loop and extended as load becoming lighter. Zero current detection in high-side N-MOSFET enables the device running in discontinuous conduction mode (DCM) to optimize light-load efficiency. The TPS61288 implements the cycle-by-cycle current limit to protect the device from overload conditions during boost switching. The minimum switch peak current limit is 15 A. The TPS61288 uses external loop compensation, which provides flexibility to use different inductors and output capacitors. The peak current control scheme gives excellent transient line and load response with minimal output capacitance.

# 7.2 Functional Block Diagram





# 7.3 Feature Description

## 7.3.1 Enable and Start-up



The TPS61288 has a soft start function to prevent high inrush current during start-up. When the EN pin is pulled high, the internal soft-start capacitor is charged with a constant current. During this time, the soft-start capacitor voltage is compared with the internal reference (0.6 V). The lower one is fed into the internal positive input of the error amplifier. The output of the error amplifier (which determines the inductor peak current value) ramps up slowly as the soft-start capacitor voltage goes up. The soft-start phase is completed after the soft-start capacitor voltage exceeds the internal reference (0.6 V). When the EN pin is pulled low, the voltage of the soft-start capacitor is discharged to ground.

# 7.3.2 Undervoltage Lockout (UVLO)

The UVLO circuit prevents the device from malfunctioning at low input voltage and the battery from excessive discharge. The TPS61288 has both VIN UVLO and VCC UVLO function. It disables the device from switching when the falling voltage at the VIN pin trips the falling UVLO threshold  $V_{UVLO}$ , which is typically 1.9 V. The device starts operating when the rising voltage at the VIN pin trips the rising UVLO threshold typically 2.3 V. It also disables the device when the falling voltage at the VCC pin trips the UVLO threshold  $V_{CC_UVLO}$ , which is typically 2.1 V.

### 7.3.3 Switching Peak Current Limit

To avoid an accidental large peak current, the TPS61288 has an internal cycle-by-cycle current limit. The lowside switch is turned off immediately as soon as the switch current touches the typical 16-A current limit.

## 7.3.4 Overvoltage Protection

If the output voltage at the VOUT pin is detected above 19 V (typical value), the TPS61288 stops switching immediately until the voltage at the VOUT pin drops the hysteresis value lower than the output overvoltage protection threshold. This function prevents overvoltage on the output and secures the circuits connected to the output from excessive overvoltage.

### 7.3.5 Thermal Shutdown

A thermal shutdown is implemented to prevent damages due to excessive heat and power dissipation. Typically, the thermal shutdown happens at a junction temperature of 160°C. When the thermal shutdown is triggered, the device stops switching until the junction temperature falls below typically 140°C, then the device starts switching again.

# 7.4 Device Functional Modes

# 7.4.1 PWM

The synchronous boost converter TPS61288 operates at a quasi-constant frequency pulse width modulation (PWM) in moderate to heavy load condition. Based on the VIN to VOUT ratio, a circuit predicts the required offtime of the switching cycle. At the beginning of each switching cycle, the low-side N-MOSFET switch, shown in *Section 7.2*, is turned on, and the inductor current ramps up to a peak current that is determined by the output of the internal error amplifier. After the peak current is reached, the current comparator trips, and it turns off the low-side N-MOSFET switch and the inductor current goes through the body diode of the high-side N-MOSFET in a dead-time duration. After the dead-time duration, the high-side N-MOSFET switch is turned on. Because the output voltage is higher than the input voltage, the inductor current decreases. The high-side switch is not turned off until the calculated off-time is reached. After a short dead-time duration, the low-side switch turns on again and the switching cycle is repeated.

# 7.4.2 PFM

The TPS61288 provides a seamless transition from PWM to PFM operation with smooth on-time/off-time (SOO) mode and enables automatic pulse-skipping mode that provides excellent efficiency over a wide load range. As load current decreasing or VIN rising, the output of the internal error amplifier decreases to lower the inductor peak current, delivering less power to the load. When the output current further decreases, the inductor current will decrease to zero during the off-time. The converter senses inductor current and prevents negative flow by shutting off the high-side MOSFET until the beginning of the next switching cycle.



When the inductor peak current reaches to 2.6 A (typical), along with decreasing peak current, the TPS61288 extends its off-time of the switching period to deliver less energy to the output and regulate the output voltage to the target. The output of the error amplifier continuously goes down and reaches a threshold with respect to the 1.3-A (typical) peak current, the output of the error amplifier is clamped at this value and does not decrease any more.

With SOO mode, the TPS61288 keeps the output voltage equal to the setting voltage. In addition, the output voltage ripple is much smaller at light load due to low peak current. Refer to Figure 7-2.



Figure 7-2. PFM Mode Diagram



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS61288 is designed for outputting voltage up to 18 V with the minimum 15-A switch current capability. The TPS61288 operates at a quasi-constant frequency pulse-width modulation (PWM) in moderate to heavy load condition. In light load condition, the converter operates in PFM mode with single pulse. The PFM mode brings high efficiency over the entire load range. The converter uses the adaptive constant off-time peak current control scheme, which provides excellent transient line and load response with minimal output capacitance. The TPS61288 can work with different inductor and output capacitor combinations by external loop compensation.

### 8.2 Typical Application





#### 8.2.1 Design Requirements

| DESIGN PARAMETERS     | EXAMPLE VALUES      |  |  |  |
|-----------------------|---------------------|--|--|--|
| Input voltage range   | 2.7 to 4.4 V        |  |  |  |
| Output voltage        | 13 V                |  |  |  |
| Output voltage ripple | 100 mV peak-to-peak |  |  |  |
| Output current rating | 2.3 A               |  |  |  |

| Table 8-1. Design Paramete | rs |
|----------------------------|----|
|----------------------------|----|

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Setting Output Voltage

The output voltage is set by an external resistor divider (R1, R2 in the Figure 8-1 circuit diagram). For the best accuracy, it should be kept R2 smaller than 300 k $\Omega$  to ensure the current flowing through R2 is at least 100 times larger than the FB pin leakage current. Changing R2 towards a lower value increases the immunity against noise injection.

The value of R1 is then calculated as:

$$R_1 = \frac{(V_{OUT} - V_{REF}) \times R_2}{V_{REF}}$$

(1)

(2)

(3)

### 8.2.2.2 Inductor Selection

Since the selection of the inductor affects the steady state of the power supply operation, transient behavior, loop stability, and boost converter efficiency, the inductor is the most important component in switching power regulator design. The three most important specifications to the performance of the inductor are the inductor value, DC resistance, and saturation current.

The TPS61288 is designed to work with inductor values between 1.0 and 4.7  $\mu$ H. A 1.0- $\mu$ H inductor is typically available in a smaller or lower-profile package, while a 4.7- $\mu$ H inductor produces lower inductor current ripple. If the boost output current is limited by the peak current protection of the IC, using a 4.7- $\mu$ H inductor can maximize the output current capability of the controller.

Inductor values can have  $\pm 20\%$  or even  $\pm 30\%$  tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the value at 0-A current, depending on how the inductor vendor defines saturation. When selecting an inductor, make sure its rated current, especially the saturation current, is larger than its peak current during the operation.

Follow Equation 2 to Equation 4 to calculate the peak current of the inductor. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To leave enough design margin, TI recommends using the minimum switching frequency, the inductor value with – 30% tolerance, and a low-power conversion efficiency for the calculation.

In a boost regulator, calculate the inductor DC current as in Equation 2.

$$I_{DC} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$

where

- V<sub>OUT</sub> is the output voltage of the boost regulator.
- I<sub>OUT</sub> is the output current of the boost regulator.
- V<sub>IN</sub> is the input voltage of the boost regulator.
- $\eta$  is the power conversion efficiency.

Calculate the inductor current peak-to-peak ripple as in Equation 3.

$$I_{PP} = \frac{1}{L \times (\frac{1}{V_{OUT} - V_{IN}} + \frac{1}{V_{IN}}) \times f_{SW}}$$

#### where

- I<sub>PP</sub> is the inductor peak-to-peak ripple.
- L is the inductor value.
- $f_{SW}$  is the switching frequency.

Copyright © 2020 Texas Instruments Incorporated

TPS61288 SLVSFP3 – SEPTEMBER 2020



- V<sub>OUT</sub> is the output voltage.
- V<sub>IN</sub> is the input voltage.

Therefore, the peak current,  $I_{Lpeak}$ , seen by the inductor is calculated with Equation 4.

$$I_{\text{Lpeak}} = I_{\text{DC}} + \frac{I_{\text{PP}}}{2} \tag{4}$$

Set the current limit of the TPS61288 higher than the peak current,  $I_{Lpeak}$ . Then select the inductor with saturation current higher than the setting current limit.

Boost converter efficiency is dependent on the resistance of its current path, the switching loss associated with the switching MOSFETs, and the core loss of the inductor. The TPS61288 has optimized the internal switch resistance. However, the overall efficiency is affected significantly by the DC resistance (DCR) of the inductor, equivalent series resistance (ESR) at the switching frequency, and the core loss. Core loss is related to the core material and different inductors have different core loss. For a certain inductor, larger current ripple generates higher DCR and ESR conduction losses and higher core loss. Usually, a data sheet of an inductor does not provide the ESR and core loss information. If needed, consult the inductor vendor for detailed information. Generally, TI would recommend an inductor with lower DCR and ESR. However, there is a tradeoff among the inductance of the inductor, DCR and ESR resistance, and its footprint. Furthermore, shielded inductors typically have higher DCR than unshielded inductors. Table 8-2 lists recommended inductors for the TPS61288. Verify whether the recommended inductor can support the user's target application with the previous calculations and bench evaluation. In this application, Cyntec's inductor, CMLE105T-2R2MS-99 is selected for its small size and low DCR.

| PART NUMBER       | L (µH) | DCR MAX (mΩ) | SATURATION CURRENT/HEAT<br>RATING CURRENT (A) | SIZE MAX (L × W × H<br>mm) | VENDOR    |
|-------------------|--------|--------------|-----------------------------------------------|----------------------------|-----------|
| CMLE105T-2R2MS-99 | 2.2    | 4.5          | 26.0 / 19.5                                   | 10.3 x 11.5 x 5.0          | Cyntec    |
| CMLE105T-1R0MS-99 | 1.0    | 2.5          | 36.0 / 25.5                                   | 10.3 x 11.5 x 5.0          | Cyntec    |
| XAL1060-222ME     | 2.2    | 4.95         | 32.0 / 20.0                                   | 10.0 x 11.3 x 6.0          | Coilcraft |
| 104CDMCCDS-2R2MC  | 2.2    | 7.0          | 18.0 / 15.0                                   | 11.5 × 10.3 × 4.0          | Sumida    |

#### Table 8-2. Recommended Inductors

### 8.2.2.3 Input Capacitor Selection

For good input voltage filtering, TI recommends low-ESR ceramic capacitors. The VIN pin is the power supply for the TPS61288. A 0.1- $\mu$ F ceramic bypass capacitor is recommended as close as possible to the VIN pin of the TPS61288. The VCC pin is the output of the internal LDO. A ceramic capacitor of more than 1.0  $\mu$ F is required at the VCC pin to get a stable operation of the LDO.

For the power stage, because of the inductor current ripple, the input voltage changes if there is parasite inductance and resistance between the power supply and the inductor. It is recommended to have enough input capacitance to make the input voltage ripple less than 100 mV. Generally,  $10-\mu$ F input capacitance is sufficient for most applications.

#### Note

DC bias effect: High-capacitance ceramic capacitors have a DC bias effect, which has a strong influence on the final effective capacitance. Therefore, the right capacitor value must be chosen carefully. The differences between the rated capacitor value and the effective capacitance result from package size and voltage rating in combination with material. A 10-V rated 0805 capacitor with 10  $\mu$ F can have an effective capacitance of less 5  $\mu$ F at an output voltage of 5 V.

### 8.2.2.4 Output Capacitor Selection

For small output voltage ripple, TI recommends a low-ESR output capacitor like a ceramic capacitor. Typically, three 22-µF ceramic output capacitors work for most applications. Higher capacitor values can be used to improve the load transient response. Take care when evaluating the derating of the capacitor under DC bias.

(6)

The bias can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. From the required output voltage ripple, use the following equations to calculate the minimum required effective capacitance  $C_{OUT}$ :

$$V_{\text{ripple}_{dis}} = \frac{(V_{\text{OUT}} - V_{\text{IN}_{MIN}}) \times I_{\text{OUT}}}{V_{\text{OUT}} \times f_{\text{SW}} \times C_{\text{OUT}}}$$
(5)

 $V_{ripple}_{ESR} = I_{Lpeak} \times R_{C}_{ESR}$ 

where

- V<sub>ripple dis</sub> is output voltage ripple caused by charging and discharging of the output capacitor.
- V<sub>ripple ESR</sub> is output voltage ripple caused by ESR of the output capacitor.
- V<sub>IN MIN</sub> is the minimum input voltage of boost converter.
- V<sub>OUT</sub> is the output voltage.
- I<sub>OUT</sub> is the output current.
- I<sub>Lpeak</sub> is the peak current of the inductor.
- $f_{SW}$  is the converter switching frequency.
- R<sub>C ESR</sub> is the ESR of the output capacitors.

### 8.2.2.5 Loop Stability

The TPS61288 requires external compensation, which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external compensation network, comprised of resistor  $R_C$ , and ceramic capacitors  $C_C$  and  $C_P$ , is connected to the COMP pin.

The power stage small signal loop response of constant off-time (COT) with peak current control can be modeled by Equation 7.

$$G_{PS}(S) = K_{COMP} \times \frac{R_O \times (1-D)}{2} \times \frac{\left(1 + \frac{S}{2\pi f_{ESRZ}}\right) \times \left(1 - \frac{S}{2\pi f_{RHPZ}}\right)}{1 + \frac{S}{2\pi f_P}}$$

where

- D is the switching duty cycle.
- R<sub>0</sub> is the output load resistance.
- K<sub>COMP</sub> is power stage trans-conductance (inductor peak current / comp voltage), which is 13.5 A/V.

$$f_{\rm P} = \frac{2}{2\pi \times {\rm R}_{\rm O} \times {\rm C}_{\rm O}} \tag{8}$$

### where

• C<sub>O</sub> is output capacitor.

$$f_{\text{ESRZ}} = \frac{1}{2\pi \times \text{R}_{\text{ESR}} \times \text{C}_{\text{O}}}$$

### where

• R<sub>ESR</sub> is the equivalent series resistance of the output capacitor.

(9)

(7)

 $f_{\mathsf{RHPZ}} = \frac{\mathsf{R}_{\mathsf{O}} \times (\mathsf{1} - \mathsf{D})^2}{2\pi \times \mathsf{I}}$ 



The COMP pin is the output of the internal transconductance amplifier. Equation 11 shows the small signal transfer function of compensation network.

$$Gc(S) = \frac{G_{EA} \times R_{EA} \times V_{REF}}{V_{OUT}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{COMZ}}\right)}{\left(1 + \frac{S}{2 \times \pi \times f_{COMP1}}\right)\left(1 + \frac{S}{2 \times \pi \times f_{COMP2}}\right)}$$
(11)

where

- G<sub>EA</sub> is the transconductance of the amplifier.
- R<sub>EA</sub> is the output resistance of the amplifier.
- V<sub>RFF</sub> is the reference voltage at the FB pin.
- $V_{OUT}$  is the output voltage. ٠
- $f_{\text{COMP1}}, f_{\text{COMP2}}$  are the frequency of the poles of the compensation network. ٠
- $f_{\rm COMZ}$  is the zero's frequency of the compensation network.

The next step is to choose the loop crossover frequency,  $f_{\rm C}$ . The higher frequency that the loop gain stays above zero before crossing over, the faster the loop response is. It is generally accepted that the loop gain cross over no higher than the lower of either 1/10 of the switching frequency,  $f_{SW}$ , or 1/5 of the RHPZ frequency, ĴRHPZ∙

Then set the value of  $R_C$ ,  $C_C$ , and  $C_P$  (in Figure 8-1) by following these equations.

$$R_{C} = \frac{2\pi \times V_{OUT} \times C_{O} \times f_{C}}{(1-D) \times V_{REF} \times G_{EA} \times K_{COMP}}$$

where

f<sub>C</sub> is the selected crossover frequency.

The value of  $C_C$  can be set by Equation 13.

$$C_{\rm C} = \frac{R_{\rm O} \times C_{\rm O}}{2R_{\rm C}}$$

The value of  $C_P$  can be set by Equation 14.

$$C_{P} = \frac{R_{ESR} \times C_{O}}{R_{C}}$$
(14)

If the calculated value of C<sub>P</sub> is less than 10 pF, it can be left open.

Designing the loop for greater than 45° of phase margin and greater than 10-dB gain margin eliminates output voltage ringing during the line and load transient.

(10)

Texas

(13)

(12)

(14)



### 8.2.3 Application Curves









## 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 2.0 V to 18 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. A typical choice is an electrolytic or tantalum capacitor with a value of 47  $\mu$ F.



# 10 Layout

# **10.1 Layout Guidelines**

As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If layout is not carefully done, the regulator can suffer from instability and noise problems. To maximize efficiency, switch rise and fall times are very fast. To prevent radiation of high-frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling.

The input capacitor needs to be close to the VIN pin and GND pin in order to reduce the I<sub>input</sub> supply ripple.

The layout should also be done with well consideration of the thermal as this is a high power density device. The SW, VOUT, and PGND pins that improves the thermal capabilities of the package should be soldered with the large polygon, using thermal vias underneath the SW pin could improve thermal performance.

# 10.2 Layout Example

The bottom layer is a large ground plane connected to the PGND plane and AGND plane on top layer by vias.



Figure 10-1. Layout Example



### **10.3 Thermal Considerations**

The maximum IC junction temperature should be restricted to  $125^{\circ}$ C under normal operating conditions. Calculate the maximum allowable dissipation,  $P_{D(max)}$ , and keep the actual power dissipation less than or equal to  $P_{D(max)}$ . The maximum-power-dissipation limit is determined using Equation 15.

$$P_{D(max)} = \frac{125 - T_A}{R_{\theta JA}}$$
(15)

where

- T<sub>A</sub> is the maximum ambient temperature for the application.
- R<sub>0JA</sub> is the junction-to-ambient thermal resistance given in the *Thermal Information* table.

The TPS61288 comes in a thermally-enhanced VQFN package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout, and thermal pad connection. Using thick PCB copper and soldering the thermal pad to a large ground plate enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability.



# 11 Device and Documentation Support

### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.3 Trademarks

Bluetooth<sup>™</sup> is a trademark of Bluetooth SIG. TI E2E<sup>™</sup> is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### **11.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Sep-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| PTPS61288RQQR    | PREVIEW       | VQFN-HR      | RQQ                | 11   | 3000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         |         |
| TPS61288RQQR     | PREVIEW       | VQFN-HR      | RQQ                | 11   | 3000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         |         |
| TPS61288RQQT     | PREVIEW       | VQFN-HR      | RQQ                | 11   | 250            | TBD             | Call TI                              | Call TI              | -40 to 125   |                         |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

PACKAGE OPTION ADDENDUM

10-Sep-2020

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated