**TCA9517A** ZHCSAM0B - DECEMBER 2012-REVISED JUNE 2015 # TCA9517A 电平转换 I<sup>2</sup>C 总线中继器 ## 特性 - 双通道双向缓冲器 - 与 I<sup>2</sup>C 总线和系统管理总线 (SMBus) 兼容 - 在 A 侧上,运行电源电压范围为 0.9V 至 5.5V - 在 B 侧上,运行电源电压范围为 2.7V 至 5.5V - 从 0.9V-5.5V 到 2.7V-5.5V 的电压电平转换 - 针对 PCA9515B 的封装和功能替代产品 - 高电平有效中继器启用输入 - 漏极开路 I<sup>2</sup>C I/O - 5.5V 耐压 I<sup>2</sup>C 和使能输入支持混合模式信号操作 - 适用于标准模式和快速模式 I<sup>2</sup>C 器件和多重主器件 - 器件断电时 I2C 引脚呈高阻态 - 锁断性能超过 100mA,符合 JESD 78 II 类规范的 - 静电放电 (ESD) 保护性能超过 JESD 22 规范的要 求 - 5500V 人体放电模式 (A114-A) - 200V 机器放电模式 (A115-A) - 1000V 组件充电模式 (C101) #### 2 应用范围 - 服务器 - 路由器(电信交换设备) - 工业设备 - 具有多个 I2C 从器件和/或印刷电路板 (PCB) 走线 较长的产品 ## 3 说明 TCA9517A 是一款具有电平转换功能的双向缓冲器, 适用于 I2C 和 SMBus 系统。 它能够在混合模式应用 中实现低压(低至 0.9V)和高压(2.7V 至 5.5V)之 间的双向电压电平转换(升压转换/降压转换)。 该器 件能够扩展 I<sup>2</sup>C 和 SMBus 系统, 甚至在电平转换期间 也不会影响系统性能。 TCA9517A 可缓冲 I<sup>2</sup>C 总线上的串行数据 (SDA) 和串 行时钟 (SCL) 信号,因此允许 I2C 应用中的两条总线 连接高达 400pF 的总线电容。 TCA9517A 具有两类驱动器: A 侧驱动器和 B 侧驱动 器。 所有输入和 I/O 均可耐受 5.5V 过压, 甚至在器件 断电时( $V_{CCB}$ 和/或 $V_{CCA} = 0V$ )也如此。 TCA9517A 的竞争电平阈值 (V<sub>ILC</sub>) 高于 TCA9517, 允 许连接下拉能力较弱的从器件。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |----------|-----------|-----------------| | TCA9517A | VSSOP (8) | 3.00mm × 3.00mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 **Page** | $\Box$ | $\Rightarrow$ | |--------|---------------| | н | ~ T | | п | ж | | 9 | Detailed Description 10 | 14 机械、封装和可订购信息 | 17 | |---|----------------------------------------------------------|---------------------------------------|----| | 8 | Parameter Measurement Information 9 | | | | | 7.8 Typical Characteristics | 13.3 静电放电警告<br>13.4 术语表 | | | | 7.7 I <sup>2</sup> C Interface Switching Characteristics | 13.2 商标 | | | | 7.6 Timing Requirements 6 | 13.1 社区资源 | | | | 7.5 Electrical Characteristics 6 | 13 器件和文档支持 | | | | 7.4 Thermal Information | 12.2 Layout Example | | | | 7.3 Recommended Operating Conditions 5 | 12.1 Layout Guidelines | | | | 7.2 ESD Ratings 5 | 12 Layout | | | | 7.1 Absolute Maximum Ratings 4 | 11 Power Supply Recommendations | | | 7 | Specifications4 | 10.2 Typical Application | | | 6 | Pin Configuration and Functions 4 | · · · · · · · · · · · · · · · · · · · | | | 5 | 说明(续)3 | | | | 4 | 修订历史记录 2 | | | | 3 | 说明1 | 9.3 Feature Description | | | 2 | 应用范围 1 | 9.2 Functional Block Diagram | | | 1 | 特性 1 | 9.1 Overview | | ## 4 修订历史记录 NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## ## Changes from Original (December 2012) to Revision A #### 5 说明(续) B 侧上的缓冲器设计类型会阻止其与具有静态电压偏移的器件搭配使用。 这是因为这类器件并不将经缓冲的低电平信号识别为有效低电平,并且不再将其作为经缓冲的低电平进行传送。 B 侧驱动器运行电压介于 2.7V 至 5.5V 之间。 针对这个内部缓冲器的输出低电平大约为 0.5V,但是当输出在内部被驱动为低电平时,输入电压必须比输出低电平低 70mV 或者更多。 更高的电压低信号被称为经缓冲的低电平。 当 B 侧 I/O 被内部驱动为低电平时,输入并不将此低电平识别为低电平。 当输入低电平状态被释放时,这一特性防止了锁定情况的发生。 A 侧驱动器运行电压介于 0.9V 至 5.5V 之间并且能够驱动更大电流。 它们不需要经缓冲的低电平特性(或者静态偏移电压)。 这意味着,B 侧上的低电平信号将转换为 A 侧上接近 0V 的低电平,以适应低压逻辑的较小电压摆幅。 A 侧上的输出下拉电阻会驱动一个"硬"低电平,输入电平会设置在 0.3 × V<sub>CCA</sub> 以满足低压侧电源电压低至 0.9V 的系统对于较低低电平的需求。 可以将两个及以上 TCA9517A 的 A 侧连接在一起,从而构成多种拓扑结构(请参见Figure 8 和Figure 9),其中 A 侧作为公共总线。此外,还可以将 A 侧直接连接至任意具有静态或动态偏移电压的其他缓冲器。可以将多个 TCA9517A 串联在一起(相邻器件间通过 A 侧和 B 侧相连),偏移电压不会增大,只是需要考虑飞行时间延迟。由于 B 侧缓冲低电压的原因, TCA9517A 不能通过 B 侧相连。 B 侧不能连接配有上升时间加速器的器件。 VCCA 只能用于为 A 侧输入比较器提供 $0.3 \times V_{CCA}$ 参考电压,或者用于电源正常状态检测电路。 TCA9517A 逻辑和所有 I/O 均由 VCCB 引脚供电。 当与标准 I<sup>2</sup>C 系统一同工作时,需要用上拉电阻在经缓冲的总线上提供逻辑高电平。 TCA9517A 具有 I<sup>2</sup>C 总线的标准漏极开路配置。 这些上拉电阻器的尺寸由系统决定,然而,中继器的每一侧都必须有一个上拉电阻器。 此器件专为与标准模式及快速模式 I<sup>2</sup>C 器件(而不单是 SMBus 器件)一起工作而设计。 在可以接受标准模式器件和多个主控器的通用型 IC 系统中,标准模式 I<sup>2</sup>C 器件的额定值只为 3mA。 在特定条件下,可以采用更高的终止电流。 ## 6 Pin Configuration and Functions #### **Pin Functions** | F | PIN | TYPE | DESCRIPTION | |-----|------|--------------|--------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | ITPE | DESCRIPTION | | 1 | VCCA | Supply | A-side supply voltage (0.9 V to 5.5 V) | | 2 | SCLA | Input/Output | Serial clock bus, A-side. Connect to V <sub>CCA</sub> through a pull-up resistor. If unused, connect directly to ground. | | 3 | SDAA | Input/Output | Serial data bus, A-side. Connect to $V_{\text{CCA}}$ through a pull-up resistor. If unused, connect directly to ground. | | 4 | GND | Ground | Ground | | 5 | EN | Input | Active-high repeater enable input | | 6 | SDAB | Input/Output | Serial data bus, B-side. Connect to $V_{\text{CCB}}$ through a pull-up resistor. If unused, connect directly to ground. | | 7 | SCLB | Input/Output | Serial clock bus, B-side. Connect to V <sub>CCB</sub> through a pull-up resistor. If unused, connect directly to ground. | | 8 | VCCB | Supply | B-side and device supply voltage (2.7 V to 5.5 V) | # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MI | N MAX | UNIT | |------------------|---------------------------------------------------|--------------------|----|-------|------| | $V_{CCB}$ | Supply voltage range | | -0 | .5 7 | V | | $V_{CCA}$ | Supply voltage range | | -0 | .5 7 | V | | VI | Enable input voltage range <sup>(2)</sup> | | -0 | .5 7 | V | | V <sub>I/O</sub> | I <sup>2</sup> C bus voltage range <sup>(2)</sup> | | -0 | .5 7 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | -50 | A | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | | Continuous output current | • | | ±50 | mA | | IO | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature range | | -6 | 5 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--|---------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±5500 | | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | | | | Machine model (A115-A) | ±200 | | - JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions | | | | MIN | MAX | UNIT | |------------------|--------------------------------|---------------------------|------------------------|------------------------|------| | $V_{CCA}$ | Supply voltage, A-side bus | | 0.9 <sup>(1)</sup> | 5.5 | V | | V <sub>CCB</sub> | Supply voltage, B-side bus | | 2.7 | 5.5 | V | | | | SDAA, SCLA | $0.7 \times V_{CCA}$ | 5.5 | | | $V_{IH}$ | High-level input voltage | SDAB, SCLB | 0.7 × V <sub>CCB</sub> | 5.5 | V | | | | EN | 0.7 × V <sub>CCB</sub> | 5.5 | | | | | SDAA, SCLA | | 0.3 × V <sub>CCA</sub> | | | $V_{IL}$ | Low-level input voltage | SDAB, SCLB <sup>(2)</sup> | | 0.3 × V <sub>CCB</sub> | V | | | | EN | | 0.3 × V <sub>CCB</sub> | | | I <sub>OL</sub> | Low-level output current | | | 6 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> Low-level supply voltage #### 7.4 Thermal Information | | | TCA9517A | | |----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DGK (VSSOP) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 187.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 59.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 108.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 106.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. $V_{IL}$ specification is for the first low level seen by the SDAB and SCLB lines. $V_{ILC}$ is for the second and subsequent low levels seen by the SDAB and SCLB lines. See $V_{ILC}$ and Pullup Resistor Sizing for $V_{ILC}$ application information ## 7.5 Electrical Characteristics $V_{CCB} = 2.7 \text{ V}$ to 5.5 V, GND = 0 V, $T_A = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | V <sub>CCB</sub> | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|------| | V <sub>IK</sub> | Input clamp voltage | | I <sub>I</sub> = -18 mA | 2.7 V to 5.5 V | | | -1.2 | V | | V <sub>OL</sub> | Low-level output voltage | SDAB, SCLB | I <sub>OL</sub> = 100 μA or 6 mA,<br>V <sub>ILA</sub> = V <sub>ILB</sub> = 0 V | 2.7 V to 5.5 V | 0.45 | 0.52 | 0.6 | V | | | | SDAA, SCLA | I <sub>OL</sub> = 6 mA | | | 0.1 | 0.2 | | | $V_{OL} - V_{ILc}$ | Low-level input voltage below low-level output voltage | SDAB, SCLB | ensured by design | 2.7 V to 5.5 V | | 70 | | mV | | $V_{\text{ILC}}$ | SDA and SCL low-level input voltage contention | SDAB, SCLB | | 2.7 V to 5.5 V | | 0.45 | | V | | I <sub>CC</sub> | Quiescent supply current for V <sub>CCA</sub> | | Both channels low,<br>SDAA = SCLA = GND and<br>SDAB = SCLB = open, or<br>SDAA = SCLA = open and<br>SDAB = SCLB = GND | | | | 1 | mA | | | SDAA = SCLA = SDAB = SCLB = EN = V <sub>CCB</sub> Both channels lost SDAA = SCLA = SDAA = SCLA = SDAA = SCLA | | Both channels high, SDAA = SCLA = $V_{CCA}$ and SDAB = SCLB = $V_{CCB}$ and EN = $V_{CCB}$ | | | 1.5 | 5 | | | I <sub>CC</sub> | | | Both channels low,<br>SDAA = SCLA = GND and<br>SDAB = SCLB = open | 5.5 V | | 1.5 | 5 | mA | | | | | In contention,<br>SDAA = SCLA = GND and<br>SDAB = SCLB = GND | | | 3 | 5 | | | | | CDAR COLD | $V_I = V_{CCB}$ | | | | ±1 | | | | | SDAB, SCLB | V <sub>I</sub> = 0.2 V | | | | 10 | | | | land balana some | 0044 0014 | $V_I = V_{CCB}$ | 0.7.//- 5.5.// | | | ±1 | | | I <sub>I</sub> | Input leakage current | SDAA, SCLA | V <sub>I</sub> = 0.2 V | 2.7 V to 5.5 V | | | 10 | μA | | | | EN | $V_I = V_{CCB}$ | | | | ±1 | | | | | EN | V <sub>I</sub> = 0.2 V | | | -10 | -30 | | | | High-level output | SDAB, SCLB | ., | | | | 10 | | | I <sub>OH</sub> | leakage current | SDAA, SCLA | $V_0 = 3.6 \text{ V}$ | 2.7 V to 5.5 V | | | 10 | μA | | | | EN | V <sub>I</sub> = 3 V or 0 V | 3.3 V | | 6 | 10 | | | $C_{I}$ | Input capacitance | COLA COLD | V 2V -= 0 V | 3.3 V | | 8 | 13 | pF | | | | SCLA, SCLB | $V_I = 3 \text{ V or } 0 \text{ V}$ | 0 V | | 7 | 11 | | | • | Input/output | CDAA CDAD | V 2 V or 0 V | 3.3 V | | 8 | 13 | ~F | | C <sub>IO</sub> | capacitance | SUAA, SUAB | $V_I = 3 \text{ V or } 0 \text{ V}$ | 0 V | | 7 | 11 | pF | # 7.6 Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) | | | MIN MAX | UNIT | |-----------------|-----------------------------------------------------------|---------|------| | t <sub>su</sub> | Setup time, EN high before Start condition <sup>(1)</sup> | 100 | ns | | t <sub>h</sub> | Hold time, EN high after Stop condition <sup>(1)</sup> | 100 | ns | (1) EN should change state only when the global bus and the repeater port are in an idle state. ## 7.7 I<sup>2</sup>C Interface Switching Characteristics $V_{CCB} = 2.7 \text{ V}$ to 5.5 V, GND = 0 V, $T_A = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted)<sup>(1)</sup> (2) | | PARAMET | ER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |------------------|------------------------------------|---------------------------------|---------------------------------------------|---------------------------------------------|--------------------------------------------|-----|--------------------|-----|------| | | Dranagation dala | | SDAB, SCLB <sup>(4)</sup><br>(see Figure 6) | SDAA, SCLA <sup>(4)</sup><br>(see Figure 6) | | 80 | 141 | 350 | | | t <sub>PLZ</sub> | PLZ Propagation delay | | SDAA, SCLA <sup>(5)</sup><br>(see Figure 5) | SDAB, SCLB <sup>(5)</sup><br>(see Figure 5) | | 25 | 74 | 110 | ns | | | t <sub>PZL</sub> Propagation delay | | CDAD CCLD | SDAA SCLA | V <sub>CCA</sub> ≤ 2.7 V<br>(see Figure 4) | 30 | 76 <sup>(6)</sup> | 110 | | | t <sub>PZL</sub> | | | SDAB, SCLB | SDAA, SCLA | V <sub>CCA</sub> ≥ 3 V<br>(see Figure 4) | 10 | 86 | 230 | ns | | | | | SDAA, SCLA <sup>(5)</sup><br>(see Figure 5) | SDAB, SCLB <sup>(5)</sup><br>(see Figure 5) | | 60 | 107 | 230 | | | | 5 | Davida da Alavida | | | V <sub>CCA</sub> ≤ 2.7 V<br>(see Figure 5) | 10 | 12 | 15 | | | t <sub>TLH</sub> | Transition time | B-side to A side | 80% | 20% | V <sub>CCA</sub> ≥ 3 V<br>(see Figure 5) | 40 | 42 | 45 | ns | | | | A side to B-side (see Figure 4) | | | | 110 | 125 | 140 | | | | | B-side to A side | | | V <sub>CCA</sub> ≤ 2.7 V<br>(see Figure 5) | 1 | 52 <sup>(6)</sup> | 105 | | | t <sub>THL</sub> | Transition time | b-side to A side | 80% | 20% | V <sub>CCA</sub> ≥ 3 V<br>(see Figure 5) | 20 | 67 | 175 | ns | | | | A side to B-side (see Figure 4) | | | | 30 | 48 | 90 | | Times are specified with loads of 1.35-k $\Omega$ pull-up resistance and 50-pF load capacitance on the B-side and 167- $\Omega$ pull-up and 57-pF load capacitance on the A side. Different load resistance and capacitance alter the RC time constant, thereby changing the propagation delay and transition times. pull-up voltages are $V_{CCA}$ on the A side and $V_{CCB}$ on the B-side. Typical values were measured with $V_{CCA} = V_{CCB} = 3.3 \text{ V}$ at $T_A = 25^{\circ}\text{C}$ , unless otherwise noted. The $t_{PLH}$ delay data from B to A side is measured at 0.4 V on the B-side to 0.5 $V_{CCA}$ on the A side when $V_{CCA}$ is less than 2 V, and 1.5 V on the A side if $V_{CCA}$ is greater than 2 V. The proportional delay data from A to B-side is measured at 0.3 V<sub>CCA</sub> on the A side to 1.5 V on the B-side. <sup>(6)</sup> Typical value measured with $V_{CCA} = 2.7 \text{ V}$ at $T_A = 25^{\circ}\text{C}$ # 7.8 Typical Characteristics $V_{CCA} = 0.9 \text{ V}, V_{CCB} = 2.7 \text{ V}$ #### 8 Parameter Measurement Information #### **TEST CIRCUIT FOR OPEN-DRAIN OUTPUT** - A. $R_L$ = 167 $\Omega$ (0.9 V to 2.7 V) and $R_L$ = 450 $\Omega$ (3.0 V to 5.5 V) on the A side and 1.35 k $\Omega$ on the B-side - B. R<sub>T</sub> termination resistance should be equal to Z<sub>OUT</sub> of pulse generators. - C. C<sub>L</sub> includes probe and jig capacitance. - D. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - E. The outputs are measured one at a time, with one transition per measurement. - F. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - G. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - H. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. Figure 3. Test Circuit Figure 4. Waveform 1 – Propagation Delay and Transition Times for B-side to A-side Figure 5. Waveform 2 – Propagation Delay and Transition Times for A-side to B-side Figure 6. Waveform 3 - Propagation Delay for B-side to A-side ## 9 Detailed Description #### 9.1 Overview The TCA9517A is a bidirectional buffer with level shifting capabilities for I<sup>2</sup>C and SMBus systems. It provides bidirectional voltage-level translation (up-translation/down-translation) between low voltages (down to 0.9 V) and higher voltages (2.7 V to 5.5 V) in mixed-mode applications. This device enables I<sup>2</sup>C and SMBus systems to be extended without degradation of performance, even during level shifting. The TCA9517A buffers both the serial data (SDA) and the serial clock (SCL) signals on the I<sup>2</sup>C bus, thus allowing two buses of up to 400-pF bus capacitance to be connected in an I<sup>2</sup>C application. The TCA9517A has two types of drivers: A-side drivers and B-side drivers. All inputs and I/Os are over-voltage tolerant to 5.5 V, even when the device is unpowered ( $V_{CCB}$ and/or $V_{CCA} = 0$ V). The TCA9517A offers a higher contention level threshold, $V_{ILC}$ , than the TCA9517, which allows connections to slaves which have weaker pull-down ability. ### 9.2 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 Two-Channel Bidirectional Buffer The TCA9517A is a two-channel bidirectional buffer with level-shifting capabilities #### 9.3.2 Active-High Repeater-Enable Input The TCA9517A has an active-high enable (EN) input with an internal pull-up to $V_{CCB}$ , which allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up reset. The EN input should change state only when the global bus and repeater port are in an idle state, to prevent system failures. #### 9.3.3 V<sub>OL</sub> B-Side Offset Voltage The B-side drivers operate from 2.7 V to 5.5 V. The output low level for this internal buffer is approximately 0.5 V, but the input voltage must be 70 mV or more below the output low level when the output internally is driven low. The higher-voltage low signal is called a buffered low. When the B-side I/O is driven low internally, the low is not recognized as a low by the input. This feature prevents a lockup condition from occurring when the input low condition is released. This type of design prevents 2 B-side ports from being connected to each other. #### 9.3.4 Standard Mode and Fast Mode Support The TCA9517A supports standard mode as well as fast mode I<sup>2</sup>C. The maximum system operating frequency will depend on system design and the delays added by the repeater. ### 9.3.5 Clock Stretching Support The TCA9517A can support clock stretching, but care needs to be taken to minimize the overshoot voltage presented during the hand-off between the slave and master. This is best done by increasing the pull-up resistor value. #### 9.4 Device Functional Modes **Table 1. Function Table** | INPUT<br>EN | FUNCTION | |-------------|----------------------------| | L | Outputs disabled | | Н | SDAA = SDAB<br>SCLA = SCLB | ## 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 10.1 Application Information A typical application is shown in Figure 7. In this example, the system master is running on a 3.3 V $^{12}\text{C}$ bus, and the slave is connected to a 1.2 V $^{12}\text{C}$ bus. Both buses run at 400 kHz. Master devices can be placed on either bus. The TCA9517A is 5-V tolerant, so it does not require any additional circuitry to translate between 0.9 V to 5.5 V bus voltages and 2.7 V to 5.5 V bus voltages. When the A side of the TCA9517A is pulled low by a driver on the $I^2C$ bus, a comparator detects the falling edge when it goes below $0.3 \times V_{CCA}$ and causes the internal driver on the B-side to turn on, causing the B-side to pull down to about 0.5 V. When the B-side of the TCA9517A falls, first a CMOS hysteresis-type input detects the falling edge and causes the internal driver on the A side to turn on and pull the A-side pin down to ground. In order to illustrate what would be seen in a typical application, refer to Figure 9 and Figure 10. If the bus master in Figure 7 were to write to the slave through the TCA9517A, waveforms shown in Figure 9 would be observed on the A bus. This looks like a normal $I^2C$ transmission, except that the high level may be as low as 0.9 V, and the turn on and turn off of the acknowledge signals are slightly delayed. On the B-side bus of the TCA9517A, the clock and data lines would have a positive offset from ground equal to the $V_{OL}$ of the TCA9517A. After the eighth clock pulse, the data line is pulled to the $V_{OL}$ of the slave device, which is very close to ground in this example. At the end of the acknowledge, the level rises only to the low level set by the driver in the TCA9517A for a short delay, while the A-bus side rises above $0.3 \times V_{CCA}$ and then continues high. #### 10.2 Typical Application Figure 7. Typical Application Schematic #### 10.2.1 Design Requirements For the level translating application, the following should be true: - V<sub>CCA</sub> = 0.9 V to 5.5 V - $V_{CCB} = 2.7 \text{ to } 5.5 \text{ V}$ - V<sub>CCA</sub> < V<sub>CCB</sub> - B-side ports must not be connected together ## **Typical Application (continued)** #### 10.2.2 Detailed Design Procedure #### 10.2.2.1 Clock Stretching Support The TCA9517A can support clock stretching, but care needs to be taken to minimize the overshoot voltage presented during the hand-off between the slave and master. This is best done by increasing the pull-up resistor value. ## 10.2.2.2 V<sub>ILC</sub> and Pullup Resistor Sizing For the TCA9517A to function correctly, all devices on the B-side must be able to pull the B-side below the voltage input low contention level ( $V_{ILC}$ ). This means that the $V_{OL}$ of any device on the B-side must be below 0.45 V. $V_{OL}$ of a device can be adjusted by changing the $I_{OL}$ through the device which is set by the pull-up resistance value. The pull-up resistance on the B-side must be carefully selected to ensure that logic levels will be transferred correctly to the A-side. Figure 8. Typical Star Application Multiple A sides of TCA9517As can be connected in a star configuration, allowing all nodes to communicate with each other. ### **Typical Application (continued)** Figure 9. Typical Series Application To further extend the I<sup>2</sup>C bus for long traces/cables, multiple TCA9517As can be connected in series as long as the A-side is connected to the B-side. I<sup>2</sup>C bus slave devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time-of-flight considerations on the maximum bus speed requirements. Figure 10. Bus A (0.9 V to 5.5 V Bus) Waveform Figure 11. Bus B (2.7 V to 5.5 V Bus) Waveform ## **Typical Application (continued)** #### 10.2.3 Application Curve Figure 12. Voltage Translation at 400 kHz, $V_{CCA} = 0.9 \text{ V}$ , $V_{CCB} = 2.7 \text{ V}$ ## 11 Power Supply Recommendations $V_{CCB}$ and $V_{CCA}$ can be applied in any sequence at power up. The TCA9517A includes a power-up circuit that keeps the output drivers turned off until $V_{CCB}$ is above 2.5 V and the $V_{CCA}$ is above 0.8 V. After power up and with the EN high, a low level on the A-side (below $0.3 \times V_{CCA}$ ) turns the corresponding B-side driver (either SDA or SCL) on and drives the B-side down to approximately 0.5 V. When the A-side rises above $0.3 \times V_{CCA}$ , the B-side pull-down driver is turned off and the external pull-up resistor pulls the pin high. When the B-side falls first and goes below $0.3 \times V_{CCB}$ , the A-side driver is turned on and the A-side pulls down to 0 V. The B-side pull-down is not enabled unless the B-side voltage goes below 0.4 V. If the B-side low voltage does not go below 0.5 V, the A-side driver turns off when the B-side voltage is above 0.7 $\times V_{CCB}$ . If the B-side low voltage goes below 0.4 V, the B-side pull-down driver is enabled, and the B-side is able to rise to only 0.5 V until the A-side rises above 0.3 $\times V_{CCA}$ . TI recommends using a decoupling capacitor and placing it close to the VCCA and VCCB pins of a value of about 100 nF. ## 12 Layout #### 12.1 Layout Guidelines There are no special layout procedures required for the TCA9517A. It is recommended that the decoupling capacitors be placed as close to the VCC pins as possible. ### 12.2 Layout Example Figure 13 shows an example layout of the DGK package. Figure 13. TCA9517A Layout Example #### 13 器件和文档支持 #### 13.1 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.2 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 13.3 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 13.4 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 ## 14 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | | | | |---------------|------------------------------------|--------------|--------------------------|--|--|--| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | | | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | | | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | | | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | | | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | | | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | | | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | | | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | | | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | | | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | | | | OMAP应用处理器 | www.ti.com/omap | | | | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司 ## PACKAGE OPTION ADDENDUM 9-.lun-2015 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------| | TCA9517ADGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | BSK | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 9-Jun-2015 **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jun-2015 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TCA9517ADGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 9-Jun-2015 #### \*All dimensions are nominal | ĺ | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | | TCA9517ADGKR | VSSOP | DGK | 8 | 2500 | 364.0 | 364.0 | 27.0 | # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) # PLASTIC SMALL OUTLINE PACKAGE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 は田 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 立 口 | 产品 | | <b>巡用</b> | | | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | | | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | | | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | | | www.dlp.com | 能源 | www.ti.com/energy | | | | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | | | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | | | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | | | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | | | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | | | www.ti.com.cn/microcontrollers | | | | | | www.ti.com.cn/rfidsys | | | | | | www.ti.com/omap | | | | | | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | www.ti.com.cn/audio www.ti.com.cn/amplifiers www.ti.com.cn/dataconverters www.dlp.com www.ti.com.cn/dsp www.ti.com.cn/clockandtimers www.ti.com.cn/interface www.ti.com.cn/logic www.ti.com.cn/power www.ti.com.cn/microcontrollers www.ti.com.cn/rfidsys www.ti.com/omap | www.ti.com.cn/audio 通信与电信 www.ti.com.cn/amplifiers 计算机及周边 www.ti.com.cn/dataconverters 消费电子 www.dlp.com 能源 www.ti.com.cn/dsp 工业应用 www.ti.com.cn/clockandtimers 医疗电子 www.ti.com.cn/interface 安防应用 www.ti.com.cn/logic 汽车电子 www.ti.com.cn/power 视频和影像 www.ti.com.cn/rfidsys www.ti.com.cn/rfidsys www.ti.com/omap *** | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated