



# AN-7515 Combined Single-Pulse and Repetitive UIS Rating System

# Summary

A rating system for Unclamped Inductive Switching (UIS) in PowerMOS transistors already widely accepted and implemented on Fairchild PowerMOS transistor datasheets can be applied to a wide range of applications and expanded to cover repetitive UIS pulses by superposition. This allows PowerMOS transistor users to determine if their application lies within the rated capability of a power transistor. Two examples are given of the analysis of UIS stress level in representative applications. The ability of PowerMOS transistors to withstand UIS has been recognized since 1985. Although Blackburn has clearly shown<sup>[1]</sup> UIS stress level is not directly related to energy, many manufacturers of PowerMOS transistors persist in rating their devices in terms of energy capability. Since the energy capability varies with the operating conditions, this rating is valid only at the condition specified and the PowerMOS transistor user has no way to calculate whether the particular application exceeds the device rating. Ronan has defined a rating system<sup>[3]</sup>, herein after called the UIS Rating System, that allows manufacturers to specify the capability of PowerMOS transistors for singlepulse UIS in such a way that users can determine if the application exposes the device to more UIS stress than is guaranteed in the datasheet.

## Single-Pulse UIS Rating System

This UIS Rating System requires the user to determine only the peak current through the PowerMOS transistor ( $I_{AS}$ ), the junction temperature at the start of the UIS pulse ( $T_J$ ), and the time the transistor remains in avalanche ( $t_{AV}$ ). It allows the determination of the conformance of any application to a specified UIS capability where the worst-case conditions can be simulated. It is also quite feasible to calculate the UIS stresses for circuits not yet constructed or conditions not easily simulated.

The UIS rating for a PowerMOS transistor (*see Figure 1*) is presented as a chart with a vertical axis of ( $I_{AS}$ ) maximum avalanche current vs. ( $t_{AV}$ ) time in avalanche as the horizontal axis. Two lines are shown, one for 25°C and one for a higher junction temperature. It is fairly easy, in most applications, to determine the avalanche current and time in avalanche in an existing application by using a current probe. If the time in avalanche and avalanche current plotted on the UIS rating curve fall above and to the right of the 25°C line, the application is beyond the UIS rating of the device and the user stands a risk of device failure. If the time and current plotted on the rating curve fall below and to the left of the maximum junction temperature line, the application is within the UIS rating of the device. In either case, no further analysis is needed. If the time and current plotted on the rating chart falls between the  $25^{\circ}$ C and the maximum junction temperature lines, further analysis is required.

To analyze those cases where the starting temperature and time in avalanche fall between the 25 °C and maximum temperature line, determine the junction temperature of the PowerMOS transistor at the start of the UIS pulse. If the UIS stress occurs after a long period in conduction, it may be sufficient to measure the case temperature of the device and calculate the temperature rise between the case and junction from the dissipation and thermal resistance of the device. Any other approach may be used. Once the junction temperature at the start of the pulse has been determined, extrapolate between the two published rating curves to determine the UIS capability at that starting junction temperature.

Ronan<sup>[3]</sup>, Stoltenburg<sup>[2]</sup> and Blackburn<sup>[1]</sup> have all indicated that the UIS capability  $I_{AS}^2 t_{AV}$  is a linear function of temperature. Using this allows a straight line extrapolation of the UIS capability of the device at the calculated junction temperature. Then compare the calculated capability to the stress to determine if the device is within ratings. This simple approach allows users to decide if the application is safe for any single UIS pulse.



Figure 1. FDB8444 Unclamped Inductive Switching (Single-Pulse UIS)

## **Multiple or Repetitive UIS**

The handling of repetitive UIS pulses has been mostly ignored by PowerMOS transistor manufacturers except for an attempt by one manufacturer to rate repetitive UIS at 0.01% of the 25°C power rating with no further qualifications. The UIS rating system outlined by Ronan's<sup>[3]</sup> is applicable to repetitive pulses by using the technique of superposition as is commonly used in evaluating repetitive SOA pulses. Each UIS pulse is considered a separate event and evaluated as if no other pulse existed. It is necessary only to determine  $I_{AV}$  (avalanche current),  $t_{AV}$  (time in avalanche), and T<sub>J</sub> (junction temperature at the start of the pulse); just as in the single pulse case<sup>[6]</sup>. Usually the last pulse in a series occurs at the highest junction temperature and is therefore the most severe stress. If the PowerMOS transistor is within the specified UIS rating for that pulse, it is certainly within the UIS ratings for previous pulses that occurred at a lower junction temperature.

The junction temperature variation of a PowerMOS transistor over a full repetitive period is usually very small. The device has a thermal capacitance and does not change temperature instantaneously, so using average junction temperature for starting temperature to evaluate avalanche stress does not usually result in appreciable error. Where the period is long, other means must be used to determine junction temperature at the start of the UIS pulse.

### Examples

The following two examples shown next are intended only to illustrate the techniques used to calculate whether or not a PowerMOS transistor is within its UIS rating. Since UIS capability is an interactive function of other environmental stresses, it is necessary to include some calculation of other operating conditions as part of this analysis. The operating conditions in both examples are calculated rather than measured since the determination of UIS capability using measured values for  $I_{AV}$  and  $t_{AV}$  seemed trivial and self explanatory. The first example is a "single" pulse stress with sufficient time between stresses so that there is no interaction between subsequent pulses. The second has a period short enough that the temperature variation over a period is small.



Figure 2. Schematic

Solenoid Driver: Single Pulse Given:  $V_{DD}$ =13.4V  $R_L$ =1.25 $\Omega$ Pulse width=Steady state ON Transistor=FDB8444,  $R_{DS(ON)}$ =5.5m $\Omega$ Gate "on" drive=10V Maximum T\_J=150°C  $T_{\Lambda}$ =110°C

<u>Calculate</u>: L (Maximum allowable inductance)  $\theta_{CA}$  (Required case-to-ambient thermal

resistance)

 $\begin{aligned} R_{\text{TOTAL}} = R_{\text{L}} + R_{\text{DS(ON)}} = 1.25 + (0.0055 \text{ x } 1.67) \text{ (see Figure 3 for the 150C } r_n \text{ multiplication factor)} \\ R_{\text{TOTAL}} = 1.259\Omega \end{aligned}$ 

I<sub>AVALANCHE</sub>=213.4/1.259=10.64A (peak avalanche current)

Using the guideline that the avalanche voltage is equal to the rated breakdown rating multiplied by 1.3:

V<sub>AVALANCHE</sub>=40 x 1.3=52V

 $\begin{array}{l} t_{\rm AVALANCHE} = & (L/R_{\rm TOTAL}) \; x \; ln[(I_{\rm AV} \; x \; R_{\rm TOTAL})/(V_{\rm AV} - V_{\rm DD}) \; + 1] \\ t_{\rm AVALANCHE} = & (L/1.259) \; x \; ln[(10.64 \; x \; 1.259)/(52 - 13.4) \; + 1] \\ L = & t_{\rm AVALANCHE} \; / 0.237 \end{array}$ 



Ure 3. FDB8444 Normalized I<sub>DS(ON)</sub> vs. Junction Temperature



Figure 4. Single UIS Event Waveform

Referring to the FDB8444 UIS chart (*see Figure 1*) at  $150^{\circ}$ C and for  $I_{AS}=10.64$ A, read an allowable  $t_{AVALANCHE}$  of 2ms. This gives a maximum allowable L of:

L = (0.002)/0.237 = 8.45mH(1)

where L= maximum allowable inductance

Now to calculate the required heat sink thermal resistance:

$$P_{D} = (I^{2} \times R_{DS(ON)}) = (10.06^{2}) \times (0.0055 * 1.67) = 1.04W$$
(2)

$$\Theta_{CA} = [T_{JMAX} - P_D \times \Theta_{JC} - T_A]/P_D$$
(3)

$$\Theta_{CA} = [150 - (1.04 \times 0.9) - 110]/1.04 \tag{4}$$

where required case to ambient thermal resistance.

$$\Theta_{CA} = 37.6^{\circ}C/W$$



Figure 5. Schematic

Switching Regulator =100kHz Given: Frequency=100kHz Duty Cycle=50%  $R_L=2.4\Omega$   $V_{DD}=13.4V$   $T_A=110^{\circ}C$   $T_{JUNCTION}=150^{\circ}C$  maximum junction temperature objective  $L=1\mu$ H (leakage inductance) PowerMOS transistor=FDB8444 (rated T<sub>J</sub> is 175°C).



APPLICATION NOTE

Figure 6. Repetitive UIS Waveform

#### **Determine:**

Is the PowerMOS transistor within UIS rating? What  $\theta_{CA}$  is required?  $I_{AVALANCHE}=V_{DD}/(R_L + R_{DS(ON)})$   $I_{AVALANCHE}=13.4/(2.4 + (0.0055 x 1.67))$  (see Figure 3 for the 150C  $r_n$  multiplication factor)  $I_{AVALANCHE}=5.56A$   $t_{AVALANCHE}=(L/(R_L + r_{DS(ON)}) x \ln[(I_{AV} x (R_L + R_{DS(ON)}))/V_{AV} - V_{DD}) + 1]$   $t_{AVALANCHE}=(1E-6/2.409) x \ln[5.34 x 2.409/(52 - 13.4) + 1]$   $t_{AVALANCHE}=0.124\mu s$ Referring to the FDB8444 UIS chart (see Figure 1) at 5.56A, device has a  $t_{AVALANCHE}$  capability at 150°C of 7.5ms.

5.56A, device has a  $t_{AVALANCHE}$  capability at 150 C of 7.5ms. This application does not challenge the UIS capability of the FDB84444.

Calculate the required heat sink thermal resistance:

$$\begin{split} & E_{AVALANCHE} = (V_{AVALANCHE} \times I_{AVALANCHE} \times t_{AVALANCHE}) / 2 \\ & E_{AV} = ((40 \times 1.3) \times 5.34 \times (0.119 \mu)) / 2 \\ & E_{AV} = 17.9 \mu J \text{ per avalanche} \\ & P_{AVALANCHE} = E_{AVALANCHE} \times \text{ frequency} \\ & P_{AVALANCHE} = 17.9 \mu \times 100 K \\ & P_{AVALANCHE} = 1.78 W \\ & P_{CONDUCTION} = (I_{AV}^2 \times R_{DS(ON)}) / 2 \\ & P_{C} = ((5.56)^2 \times 0.00919) / 2 \\ & P_{C} = 0.14 W \\ & P_{TOTAL} = P_{AV} + P_{C} \\ & P_{TOTAL} = 1.78 + 0.14 \\ & P_{TOTAL} = 1.93 W \\ & \theta_{CA} = [T_{JMAX} - (P_{TOTAL} \times \theta_{JC}) - T_{A}] / P_{TOTAL} \\ & \theta_{CA} = [150 - (1.93 \times 0.9) - 110] / 1.93 \\ & \theta_{CA} = 19.8^{\circ} C / W \text{ as a heatsink requirement.} \end{split}$$

(5)

#### **Application to Other Circuits**

Usually the designer has carefully determined the temperature of the devices over the entire range of operating conditions. Using only the junction temperature of the device at the start of a UIS pulse, the duration of the pulse, and the current level of the pulse; the designer can determine whether or not the application exceeds the UIS rating of the device. These quantities are easily measured or calculated. By superposition, this rating can be applied to multiple or repetitive pulses as illustrated in the two examples shown. Any circuit can be analyzed for UIS stress using this approach. There is no need for a separate repetitive UIS rating.

## **Thermal Modeling**

Avalanche waveforms in operating waveforms often have avalanche currents of variable amplitudes and repetition rates. Thermal analysis of such waveforms often requires more sophisticated analysis methods to adequately estimate operating junction temperature. A reasonable estimate of the PowerMOS transistor junction temperature may be obtained with the use of circuit simulation software, the device thermal impedance model, the heatsink thermal impedance model (or a reasonable estimate of the PowerMOS transistor case temperature), and operating waveforms.

Measurement of semiconductor thermal response involves a calibrated power pulse. Power dissipated within a device causes a junction temperature rise because of the thermal impedance from the die and package. Expression  $Z_{\theta JC}(t)$  describes thermal impedance as the result of a change in junction temperature divided by power dissipation.

$$Z_{\theta JC}(t) = \frac{\Delta T_J(t)}{P_D} = \frac{T_J(t) - T_J(0)}{P_D}$$
(6)

A basic semiconductor thermal model and its electrical analogue are shown in Figure 7. Heat is generated at the device junction, flows through the silicon to the case, and finally to the heat sink.



Figure 7. Semiconductor Thermal Impedance Model

Junction temperature information is determined by the inclusion of the device's thermal network  $Z_{\theta JC}$  and current source *G\_PDISS*. *G\_PDISS* is the semiconductor's instantaneous operating loss and expresses the result in the form of a current. This is a circuit form representation of the junction temperature as expressed as:

$$T_{J} = T_{ambient} + G_{P} diss \bullet (Z_{\theta JC} + Z_{\theta CS} + Z_{\theta SA})$$
(7)  
where:

 $T_J$  = junction temperature

 $G_P_{diss}$  = instantaneous power loss

 $Z_{\theta JC}$  = thermal impedance junction-to-case

 $Z_{\theta CS}$  = thermal impedance case-to-heat sink

 $Z_{0SA}$  = thermal impedance heat sink-to-ambient.

The unit conversion for the electrical analogy of the thermal system is listed in Table 1.  $Z_{\theta JC}$  is provided in manufacturer datasheets using the single-pulse normalized thermal impedance curve as in Figure 8.  $Z_{\theta JC}$  may be represented using an equivalent electrical analogy model as in Figure 9.

Table 1. Electrical / Thermal Analogy

| 0,                  |                                |
|---------------------|--------------------------------|
| Electrical          | Thermal                        |
| $\Omega$ Resistance | °C/Watt (Thermal Resistance)   |
| Farad (Capacitance) | Joules/°C (Thermal Capacitance |
| Amp. (Current)      | Watt (Power)                   |
| Volt (Voltage)      | °C (Temperature)               |



Figure 8. FSB8444 Normalized Transient Thermal Impedance Curve



Figure 9. Z<sub>OJC</sub> Thermal Impedance Model Structure

When thermal model parameters are unavailable, they may be derived from the datasheet  $\theta_{JC}$  and by extracting data points from the single-pulse normalized thermal transient impedance curve. The electrical analog model may be expressed as:

$$Z(t) = R_1 \cdot (1 - e^{\frac{-t}{R_1 \cdot C_1}}) + \dots + R_6 \cdot (1 - e^{\frac{-t}{R_6 \cdot C_6}})$$
(8)

R-C parameters may be found by using curve fitting software such as TableCurve  $2D^{\mathbb{R}[5]}$ .

Knowing operating waveforms and system-level thermal impedance information, thermal response to complex waveforms may be analyzed. An example circuit and simulation result for an FDB8444 MOSFET at a case temperature of  $125^{\circ}$ C driving a 1mH/0.6 $\Omega$  solenoid operated under repetitive avalanche during PowerMOS turnoff is shown in Figure 10. Although average power dissipation is within the  $175^{\circ}$ C device operating temperature rating (Figure 11), peak temperature excursions during avalanche exceed the maximum rating and could result in degrade a operating life of the transistor.



Figure 10. Electrical Analogy of System Losses



Figure 11. Simulation Results

The FDB8444 MOSFET thermal impedance model is provided by an RC ladder network (R1-R6, C1-C6). Instantaneous power dissipation information is evaluated by multiplying the MOSFET current I(H1) by the drain voltage. The resulting power pulse is represented as a voltage waveform that is then converted as an electrical analogy of the power thermal pulse by current source G2. Case temperature is set with voltage source V1. A more detailed system-level thermal impedance network could be implemented in place of V1. Instantaneous junction temperature information is represented at node T<sub>J</sub>.

# Summary

Thermal analysis methods for simple and complex repetitive UIS events were described. Reasonable junction temperature estimates can be made given single-pulse UIS datasheet rating curves, PowerMOS thermal impedance models, and an analytical understanding of the transistor ambient operating condition.

#### APPLICATION NOTE

# References

- For Fairchild documents available on the internet, see web site http://www.fairchildsemi.com
- [1] D.L. Blackburn, "Turn-off Failure of Power MOSFETS," Proc. 1985 IEEE Power Electronics Specialists Conference, pp 429-435, June, 1985.
- [2] Rodney R. Stoltenburg, "Boundary of Power-MOSFET Unclamped Inductive Switching (UIS) Avalanche Current Capability," Proc. 1989 Applied Power Electronics Conference, pp 359-364, March 1989.
- [3] Harold R. Ronan, "*Rating System Compares Single Pulse Unclamped Inductive Switching for MOSFETS*," Power Conversion and Intelligent Motion, pp 32-40, September 1991.
- [4] Fairchild Semiconductor Corporation, Datasheet FDB8444, http://www.fairchildsemi.com.
- [5] http://www.systat.com/products/TableCurve2D/
- [6] Fairchild Semiconductor Corporation, "Single Pulse Unclamped Inductive Switching: A Rating System", Application Note AN7514", <u>http://www.fairchildsemi.com</u>.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.