



Order

Now





AMC3301 SBAS917 – AUGUST 2019

# AMC3301 Precision, ±250-mV Input, Reinforced Isolated Amplifier With Integrated DC/DC Converter

# 1 Features

- 3.3-V or 5-V single supply, CISPR11-compliant operation with integrated DC/DC converter
- ±250-mV input voltage range optimized for current measurement using shunt resistors
- Fixed gain: 8.2
- Low DC errors:
  - Initial offset voltage: ±0.2 mV (max)
  - Offset drift: ±5 µV/°C (max)
  - Initial gain error: ±0.4% (max)
  - Gain drift: ±60 ppm/°C (max)
  - Initial nonlinearity: ±0.075% (max)
- System-level diagnostic features
- Safety-related certifications:
  - 7071-V<sub>PK</sub> reinforced isolation per DIN VDE V 0884-11 (VDE V 0884-11): 2017-01
  - 5000-V<sub>RMS</sub> isolation for 1 minute per UL1577
- High CMTI: 75 kV/µs (min)

# 2 Applications

- Compact, isolated shunt-based current sensing in:
  - Photovoltaic inverters
  - Uninterruptible power supplies
  - Charging piles
  - Power delivery systems
  - Industrial robots
  - Compact frequency inverters

# 3 Description

The AMC3301 is a precision, isolated amplifier with a fully integrated, isolated DC/DC converter that allows single-supply operation from the low-side of the device. The reinforced capacitive isolation barrier is certified according to VDE V 0884-11 and UL1577 and separates parts of the system that operate on different common-mode voltage levels and protects lower-voltage parts from damage.

The input of the AMC3301 is optimized for direct connection to shunt resistors or other low voltagelevel signal sources. The integrated isolated DC/DC converter allows flexible placement of the shunt and the AMC3301, and makes the device a unique solution for space-constrained applications.

The excellent performance of the device supports accurate current monitoring and control, resulting in system-level power savings and, especially in motor control applications, low torgue ripple. The integrated common-mode overvoltage and DC/DC input converter operation fault detection features of the AMC3301 simplify system-level design and diagnostics.

The AMC3301 is specified over the extended industrial temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |  |  |
|-------------|-----------|--------------------|--|--|
| AMC3301     | SOIC (16) | 10.30 mm × 7.50 mm |  |  |
|             |           |                    |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





Application Example

# **Table of Contents**

| 1 | Feat           | ures 1                               |  |  |  |
|---|----------------|--------------------------------------|--|--|--|
| 2 | Applications 1 |                                      |  |  |  |
| 3 | Description1   |                                      |  |  |  |
| 4 | Revi           | sion History 2                       |  |  |  |
| 5 | Pin (          | Configuration and Functions 3        |  |  |  |
| 6 | Spec           | cifications 4                        |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4           |  |  |  |
|   | 6.2            | ESD Ratings 4                        |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4   |  |  |  |
|   | 6.4            | Thermal Information 5                |  |  |  |
|   | 6.5            | Power Ratings 5                      |  |  |  |
|   | 6.6            | Insulation Specifications            |  |  |  |
|   | 6.7            | Safety-Related Certifications7       |  |  |  |
|   | 6.8            | Safety Limiting Values7              |  |  |  |
|   | 6.9            | Electrical Characteristics7          |  |  |  |
|   | 6.10           | Switching Characteristics 9          |  |  |  |
|   | 6.11           | Insulation Characteristics Curves 10 |  |  |  |
| 7 | Deta           | iled Description 11                  |  |  |  |
|   | 7.1            | Overview                             |  |  |  |
|   |                |                                      |  |  |  |

|    | 7.2  | Functional Block Diagram                        | 11 |
|----|------|-------------------------------------------------|----|
|    | 7.3  | Feature Description                             | 11 |
|    | 7.4  | Device Functional Modes                         | 13 |
| 8  | App  | lication and Implementation                     | 14 |
|    | 8.1  | Application Information                         | 14 |
|    | 8.2  | Typical Application                             | 14 |
|    | 8.3  | What to Do and What Not to Do                   | 15 |
| 9  | Pow  | er Supply Recommendations                       | 16 |
| 10 | Lay  | out                                             | 17 |
|    | 10.1 | Layout Guidelines                               | 17 |
|    | 10.2 | Layout Example                                  | 17 |
| 11 | Dev  | ice and Documentation Support                   | 18 |
|    | 11.1 | Documentation Support                           | 18 |
|    | 11.2 | Receiving Notification of Documentation Updates | 18 |
|    | 11.3 | Community Resources                             | 18 |
|    | 11.4 | Trademarks                                      | 18 |
|    | 11.5 | Electrostatic Discharge Caution                 | 18 |
|    | 11.6 | Glossary                                        | 18 |
| 12 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 18 |
|    |      |                                                 |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE        | REVISION | NOTES            |
|-------------|----------|------------------|
| August 2019 | *        | Initial release. |



# 5 Pin Configuration and Functions



| PIN   |          |      | DECODIDITION                                                                                                                                                               |  |
|-------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.   | NAME     | ITPE | DESCRIPTION                                                                                                                                                                |  |
| 1     | DCDCout  | —    | Secondary-side output of the isolated DC/DC converter, connect to HLDOin. See the <i>Power Supply Recommendations</i> section for power-supply decoupling recommendations. |  |
| 2     | DCDChgnd | —    | Secondary-side ground reference for the isolated DC/DC converter. Connect to HGND pin.                                                                                     |  |
| 3     | HLDOin   | —    | Input of the secondary-side LDO, connect to DCDCout. See the <i>Power Supply Recommendations</i> section for power-supply decoupling recommendations.                      |  |
| 4, 14 | NU       | —    | Leave these terminals unconnected (floating)                                                                                                                               |  |
| 5     | HLDOout  | _    | Output of the secondary-side LDO. See the <i>Power Supply Recommendations</i> section for power-supply decoupling recommendations.                                         |  |
| 6     | INP      | I    | Noninverting analog input                                                                                                                                                  |  |
| 7     | INN      | l    | Inverting analog input                                                                                                                                                     |  |
| 8     | HGND     | _    | High-side analog ground. Connect to one of analog input pins close to avoid common-mode input voltage range violations.                                                    |  |
| 9     | GND      | —    | Low-side analog ground. Connect to DCDCgnd pin.                                                                                                                            |  |
| 10    | OUTN     | 0    | Inverting analog output                                                                                                                                                    |  |
| 11    | OUTP     | 0    | Noninverting analog output                                                                                                                                                 |  |
| 12    | VDD      | —    | Low-side power supply, 3.0 V to 5.5 V. See the <i>Power Supply Recommendations</i> section for power-supply decoupling recommendations.                                    |  |
| 13    | LDOout   | _    | Output of the primary-side LDO, connect to DCDCin. See the <i>Power Supply Recommendations</i> section for power-supply decoupling recommendations.                        |  |
| 15    | DCDCgnd  | _    | Primary-side ground reference for the isolated DC/DC converter. Connect to GND pin.                                                                                        |  |
| 16    | DCDCin   | _    | Primary-side input of the isolated dc/dc converter, connect to LDOout. See the <i>Power Supply Recommendations</i> section for power-supply decoupling recommendations.    |  |

#### **Pin Functions**

# 6 Specifications

# 6.1 Absolute Maximum Ratings

see  $^{(1)}$ 

|                      |                                              | MIN       | MAX           | UNIT |
|----------------------|----------------------------------------------|-----------|---------------|------|
| Power-supply voltage | VDD to GND                                   | -0.3      | 6.5           | V    |
| Analog input voltage | INP, INN                                     | HGND – 6  | HLDOout + 0.5 | V    |
| Output voltage       | OUTP, OUTN                                   | GND – 0.5 | VDD + 0.5     | V    |
| Input current        | Continuous, any pin except power-supply pins | -10       | 10            | mA   |
| Tamaanatuma          | Junction, T <sub>J</sub>                     |           | 150           | **   |
| remperature          | Storage, T <sub>sta</sub>                    | -65       | 150           | -0   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                             |                                                        |                                                 | VALUE | UNIT |
|-----------------------------|--------------------------------------------------------|-------------------------------------------------|-------|------|
| V Electronic de l'este anno | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                           |       |      |
| V(ESD)                      | Electrostatic discharge                                | Charged device model (CDM), per JESD22-C101 (2) | ±1000 | V    |
|                             |                                                        | · · ·                                           |       |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

# 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                       |                                                   |                                                    | MIN   | NOM  | MAX     | UNIT |
|-----------------------|---------------------------------------------------|----------------------------------------------------|-------|------|---------|------|
|                       | Low-side power supply                             | VDD to GND                                         | 3     | 3.3  | 5.5     | V    |
| V <sub>Clipping</sub> | Differential input voltage before clipping output | $V_{\rm IN} = V_{\rm INP} - V_{\rm INN}$           |       | ±320 |         | mV   |
| V <sub>FSR</sub>      | Specified linear differential full-scale voltage  | $V_{\rm IN} = V_{\rm INP} - V_{\rm INN}$           | -250  |      | 250     | mV   |
|                       | Absolute common-mode input voltage (1)            | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | -2    |      | HLDOout | V    |
| V <sub>CM</sub>       | Operating common-mode input voltage               | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | -0.16 |      | 1       | V    |
| T <sub>A</sub>        | Specified ambient temperature                     |                                                    | -40   |      | 125     | °C   |

(1) Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage V<sub>CM</sub> for normal operation. Observe analog input voltage range as specified in the Absolute Maximum Ratings table.



# 6.4 Thermal Information

|                       |                                              | AMC3301    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DWL (SOIC) | UNIT |
|                       |                                              | 16 PINS    |      |
| $R_{qJA}$             | Junction-to-ambient thermal resistance       | 73.5       | °C/W |
| R <sub>qJC(top)</sub> | Junction-to-case (top) thermal resistance    | 31         | °C/W |
| $R_{qJB}$             | Junction-to-board thermal resistance         | 44         | °C/W |
| Y <sub>JT</sub>       | Junction-to-top characterization parameter   | 16.7       | °C/W |
| Y <sub>JB</sub>       | Junction-to-board characterization parameter | 42.8       | °C/W |
| R <sub>qJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Power Ratings

|                   | PARAMETER                 | TEST CONDITIONS | MIN | TYP | MAX   | UNIT |
|-------------------|---------------------------|-----------------|-----|-----|-------|------|
| P <sub>D</sub> Ma | Movimum power dissipation | VDD = 5.5 V     |     |     | 170.5 | m\// |
|                   | Maximum power dissipation | VDD = 3.6 V     |     |     | 108   | mvv  |

# 6.6 Insulation Specifications

over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                                                                                                        | VALUE              | UNIT             |  |
|-------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--|
| GENERAL           | -                                                   |                                                                                                                                                                                                                                                                                        |                    |                  |  |
| CLR               | External clearance (1)                              | Shortest pin-to-pin distance through air                                                                                                                                                                                                                                               | ≥ 8                | mm               |  |
| CPG               | External creepage (1)                               | Shortest pin-to-pin distance across the package surface                                                                                                                                                                                                                                | ≥ 8                | mm               |  |
| DTI               |                                                     | Minimum internal gap (internal clearance - capacitive signal isolation)                                                                                                                                                                                                                | ≥ 21               |                  |  |
| DII               | Distance through the insulation                     | Minimum internal gap (internal clearance - transformer power isolation)                                                                                                                                                                                                                | ≥ 120              | μm               |  |
| CTI               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                                                                                                  | ≥ 600              | V                |  |
|                   | Material group                                      | According to IEC 60664-1                                                                                                                                                                                                                                                               | I                  |                  |  |
|                   | Overvoltage category                                | Rated mains voltage $\leq 600 \text{ V}_{\text{RMS}}$                                                                                                                                                                                                                                  | I-IV               |                  |  |
|                   | per IEC 60664-1                                     | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                                                                            | 1-111              |                  |  |
| DIN VDE V         | / 0884-11 (VDE V 0884-11): 2017-01                  | 2)                                                                                                                                                                                                                                                                                     |                    |                  |  |
| VIORM             | Maximum repetitive peak isolation voltage           | At AC voltage (bipolar)                                                                                                                                                                                                                                                                | 1414               | V <sub>PK</sub>  |  |
| VIOWM             | Maximum-rated isolation                             | At AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test; see <i>Figure 4</i>                                                                                                                                                                                        | 1000               | V <sub>RMS</sub> |  |
|                   | working voltage                                     | At DC voltage                                                                                                                                                                                                                                                                          | 1414               | V <sub>DC</sub>  |  |
| V                 | Maximum transient isolation voltage                 | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification test)                                                                                                                                                                                                                                  | 7071               | V <sub>PK</sub>  |  |
| VIOTM             |                                                     | $V_{TEST}$ = 1.2 x $V_{IOTM}$ , t = 1 s (100% production test)                                                                                                                                                                                                                         | 8485               |                  |  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>      | Test method per IEC 60065, 1.2/50-µs waveform, $V_{TEST} = 1.6 \times V_{IOSM} = 10000 V_{PK}$ (qualification)                                                                                                                                                                         | 6250               | V <sub>PK</sub>  |  |
|                   | Apparent charge <sup>(4)</sup>                      | Method a, after input/output safety test subgroup 2 / 3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s                                                                                                                                     | ≤ 5                |                  |  |
| q <sub>pd</sub>   |                                                     | Method a, after environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s                                                                                                                                           | ≤ 5                | рС               |  |
|                   |                                                     | Method b1, at routine test (100% production) and preconditioning (type test),<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s, $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s                                                                                                             | ≤ 5                |                  |  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO}$ = 0.5 $V_{PP}$ at 1 MHz                                                                                                                                                                                                                                                       | ~3.5               | pF               |  |
|                   |                                                     | $V_{IO} = 500 \text{ V} \text{ at } T_A = 25^{\circ}\text{C}$                                                                                                                                                                                                                          | > 10 <sup>12</sup> |                  |  |
| R <sub>IO</sub>   | Insulation resistance,                              | $V_{IO} = 500 \text{ V at } 100^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C}$                                                                                                                                                                                              | > 10 <sup>11</sup> | Ω                |  |
|                   |                                                     | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                                                                                      | > 10 <sup>9</sup>  |                  |  |
|                   | Pollution degree                                    |                                                                                                                                                                                                                                                                                        | 2                  |                  |  |
|                   | Climatic category                                   |                                                                                                                                                                                                                                                                                        | 55/125/21          |                  |  |
| UL1577            |                                                     |                                                                                                                                                                                                                                                                                        |                    |                  |  |
| V <sub>ISO</sub>  | Withstand isolation voltage                         | $ \begin{aligned} V_{\text{TEST}} = V_{\text{ISO}} = 5000 \ V_{\text{RMS}} \text{ or } 7071 \ V_{\text{DC}}, \ t = 60 \ \text{s} \ (\text{qualification}), \\ V_{\text{TEST}} = 1.2 \ \text{x} \ V_{\text{ISO}}, \ t = 1 \ \text{s} \ (100\% \ \text{production test}) \end{aligned} $ | 5000               | V <sub>RMS</sub> |  |

(1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.

(2) This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings must be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier are tied together, creating a two-pin device.

**ADVANCE INFORMATION** 

# 6.7 Safety-Related Certifications

| VDE                                                                                                                                                      | UL                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Certified according to DIN VDE V 0884-11 (VDE V 0884-11): 2017-01,<br>DIN EN 60950-1 (VDE 0805 Teil 1): 2014-08, and<br>DIN EN 60065 (VDE 0860): 2005-11 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs |
| Reinforced insulation                                                                                                                                    | Single protection                                                                      |
| Certificate planned                                                                                                                                      | Certificate planned                                                                    |

# 6.8 Safety Limiting Values

Safety limiting <sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheatthe die and damage the isolation barrier potentially leading to secondary system failures.

|                | 5                                       | , , , , , ,                                                                                                     |     |     |      |      |
|----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                | PARAMETER                               | TEST CONDITIONS                                                                                                 | MIN | TYP | MAX  | UNIT |
| I <sub>S</sub> | Safety input, output, or supply current | R <sub>θJA</sub> = 73.5°C/W, VDD = 5.5 V, T <sub>J</sub> =<br>150°C, T <sub>A</sub> = 25°C, see <i>Figure 2</i> |     |     | 309  | mA   |
| I <sub>S</sub> | Safety input, output, or supply current | $R_{\theta,JA} = 73.5^{\circ}C/W, VDD = 3.6 V, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C, see Figure 2$         |     |     | 472  | mA   |
| Ps             | Safety input, output, or total power    | $R_{\theta JA} = 73.5^{\circ}$ C/W, $T_J = 150^{\circ}$ C, $T_A = 25^{\circ}$ C, see <i>Figure 3</i>            |     |     | 1700 | mW   |
| Ts             | Maximum safety temperature              |                                                                                                                 |     |     | 150  | °C   |

(1) The maximum safety temperature,  $T_S$ , has the same value as the maximum junction temperature,  $T_J$ , specified for the device. The  $I_S$  and  $P_S$  parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of  $I_S$  and  $P_S$ . These limits vary with the ambient temperature,  $T_A$ .

The junction-to-air thermal resistance, R<sub>0JA</sub>, in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum junction temperature.

 $P_{S} = I_{S} \times VDD_{max}$ , where  $VDD_{max}$  is the maximum low-side voltage.

# 6.9 Electrical Characteristics

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to +125°C, VDD = 3.0 V to 5.5 V, INP = -250 mV to +250 mV, and INN = HGND = 0V; typical specifications are at TA = 25°C, and VDD = 3.3 V (unless otherwise noted)

|                   | PARAMETER                                             | TEST CONDITIONS                                                                                         | MIN  | TYP   | MAX | UNIT       |
|-------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|-------|-----|------------|
| ANALOG            | INPUT                                                 |                                                                                                         |      |       |     |            |
| V <sub>CMov</sub> | Common-mode overvoltage detection level               | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND                                                      | 1    |       |     | V          |
|                   | Hysteresis of common-mode overvoltage detection level |                                                                                                         |      | 94    |     | mV         |
| V <sub>OS</sub>   | Input offset voltage <sup>(1)</sup>                   | Initial, at $T_A = 25^{\circ}$ C, INP = INN = HGND <sup>(2)</sup>                                       | -0.2 | ±0.03 | 0.2 | mV         |
| TCV <sub>OS</sub> | Input offset drift (1)                                |                                                                                                         | 5    | ±1.5  | 5   | uV/°C      |
| CMDD              | Common mode rejection ratio                           | $f_{IN} = 0 \text{ Hz}, \text{ V}_{CM \text{ min}} \leq \text{V}_{CM} \leq \text{V}_{CM \text{ max}}$   |      | -100  |     | 5          |
| CIVIRR            | Common-mode rejection ratio                           | $f_{IN} = 10 \text{ kHz}, \text{ V}_{CM \text{ min}} \leq \text{V}_{CM} \leq \text{V}_{CM \text{ max}}$ | -98  |       |     | uБ         |
|                   | Dower cupply rejection ratio                          | At dc                                                                                                   |      | -103  |     | ٩D         |
| PORK              | Power-supply rejection ratio                          | 100-mV and 10-kHz ripple                                                                                |      | -86   |     | UD         |
| C <sub>IN</sub>   | Single-ended input capacitance (3)                    | INN = HGND, f <sub>IN</sub> = 310 kHz                                                                   |      | 2     |     | ~ <b>F</b> |
| CIND              | Differential input capacitance (3)                    | f <sub>IN</sub> = 310 kHz                                                                               |      | 1     |     | рг         |
| R <sub>IN</sub>   | Single-ended input resistance (3)                     | INN = HGND                                                                                              |      | 18    |     | 1.0        |
| R <sub>IND</sub>  | Differential input resistance (3)                     |                                                                                                         |      | 21    |     | K12        |
| I <sub>IB</sub>   | Input bias current                                    | $INP = INN = HGND; I_{IB} = (I_{IBP} + I_{IBN}) / 2$                                                    | -41  | -30   | -24 | uA         |
| TCIIB             | Input bias current drift                              |                                                                                                         |      | ±1    |     | nA/°C      |
| I <sub>IO</sub>   | Input offset current                                  | $I_{\rm IO} = I_{\rm IBP} - I_{\rm IBN}$                                                                |      | ±5    |     | nA         |

(1) The typical value includes one sigma statistical variation.

(2) The typical value is at VDD1 = 3.3 V.

(3) Also see the Analog Input section for more details.

# **Electrical Characteristics (continued)**

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C, VDD = 3.0 V to 5.5 V, INP = -250 mV to +250 mV, and INN = HGND = 0V; typical specifications are at TA =  $25^{\circ}$ C, and VDD = 3.3 V (unless otherwise noted)

|                       | PARAMETER                                                     | TEST CONDITIONS                                                                                    | MIN    | TYP   | MAX   | UNIT              |
|-----------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------|-------|-------|-------------------|
| ANALOG                | OUTPUT                                                        |                                                                                                    |        |       |       |                   |
|                       | Nominal gain                                                  |                                                                                                    |        | 8.2   |       |                   |
| E <sub>G</sub>        | Gain error <sup>(1)</sup>                                     | Initial, at T <sub>A</sub> = 25°C                                                                  | -0.4   | ±0.1  | 0.4   | %                 |
| TCE <sub>G</sub>      | Gain error drift <sup>(1)</sup>                               |                                                                                                    | -60    | ±20   | 60    | ppm/°C            |
|                       | Nonlinearity <sup>(1)</sup>                                   |                                                                                                    | -0.075 | ±0.03 | 0.075 | %                 |
|                       | Nonlinearity drift                                            |                                                                                                    |        | ±1    |       | ppm/°C            |
| THD                   | Total harmonic distortion                                     | $V_{IN} = 0.5 \text{ Vpp}, f_{IN} = 10 \text{ kHz},$<br>BW = 100 kHz                               |        | -85   |       | dB                |
|                       | Output noise                                                  | $INP = INN = HGND, f_{IN} = 0 Hz,$<br>BW = 100 kHz                                                 |        | 220   |       | mV <sub>RMS</sub> |
|                       |                                                               | $V_{IN} = 0.5 V_{PP}$ , $f_{IN} = 1 \text{ kHz}$ , BW = 10 kHz                                     | 80     | 85    |       |                   |
| SNR                   | Signal-to-noise ratio                                         | $V_{IN} = 0.5 V_{PP}$ , $f_{IN} = 10 \text{ kHz}$ ,<br>BW = 100 kHz                                |        | 72    |       | dB                |
| V <sub>CMout</sub>    | Common-mode output voltage                                    |                                                                                                    | 1.39   | 1.44  | 1.49  | V                 |
| V <sub>Failsafe</sub> | Failsafe differential output voltage                          | $V_{CM} \ge V_{CMov}$ , or $V_{DCDCout} \le V_{DCDCoutUV}$ ,<br>or $V_{HLDOout} \le V_{HLDOoutUV}$ |        | -2.6  | -2.5  | V                 |
| BW <sub>OUT</sub>     | Output bandwidth                                              |                                                                                                    | 250    | 310   |       | kHz               |
| R <sub>OUT</sub>      | Output resistance                                             | On OUTP or OUTN                                                                                    |        | < 0.2 |       | Ω                 |
|                       | Output short-circuit current                                  | On OUTP or OUTN                                                                                    |        | ±14   |       | mA                |
| CMTI                  | Common-mode transient immunity                                | HGND - GND  = 2  kV                                                                                | 75     | 140   |       | kV/µs             |
| POWER                 | SUPPLY                                                        |                                                                                                    |        |       |       |                   |
|                       | Low side supply surrent                                       | $4.5 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$                                                 |        | 28.5  | 31    | mA                |
| סטו                   | Low-side supply current                                       | $3.0 \text{ V} \leq \text{VDD} \leq 3.6 \text{ V}$                                                 |        | 27.5  | 30    | mA                |
| V <sub>DCDCout</sub>  | DCDC output voltage                                           | DCDCout to HGND                                                                                    | 3.3    | 3.6   | 4.2   | V                 |
| V <sub>DCDCUV</sub>   | DCDC output undervoltage detection threshold voltage          | DCDC output falling                                                                                | 2      | 2.25  |       | V                 |
| V <sub>HLDOout</sub>  | High-side LDO output voltage                                  | HLDO to HGND                                                                                       | 3      | 3.2   | 3.4   | V                 |
| V <sub>HLDOUV</sub>   | High-side LDO output undervoltage detection threshold voltage | HLDO output falling                                                                                | 2.4    | 2.6   |       | V                 |
| I <sub>H</sub>        | High-side supply current for auxiliary circuitry              | additional current available on DCDCout<br>or HLDOout to HGND                                      |        |       | 1     | mA                |

# 6.10 Switching Characteristics

over operating ambient temperature range (unless otherwise noted)

|                | PARAMETER                                                      | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|----------------|----------------------------------------------------------------|---------------------------------|-----|-----|-----|------|
| t <sub>r</sub> | Output signal rise time                                        | See Figure 1                    |     | 1.3 |     | μs   |
| t <sub>f</sub> | Output signal fall time                                        | See Figure 1                    |     | 1.3 |     | μs   |
|                | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 10%) | Unfiltered output, see Figure 1 |     | 1   | 1.5 | μs   |
|                | $V_{INx}$ to $V_{OUTx}$ signal delay (50% - 50%)               | Unfiltered output, see Figure 1 |     | 1.6 | 2.1 | μs   |
|                | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 90%) | Unfiltered output, see Figure 1 |     | 2.5 | 3   | μs   |



Figure 1. Rise, Fall, and Delay Time Waveforms

# 6.11 Insulation Characteristics Curves





# 7 Detailed Description

# 7.1 Overview

The AMC3301 is a fully-differential, precision, isolated amplifier with fully integrated DC/DC converter that allows to supply the device from a single 3.3-V or 5-V voltage supply source on the low-side. The input stage of the device consists of a fully-differential amplifier that drives a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator uses the internal voltage reference and clock generator to convert the analog input signal to a digital bitstream. The drivers (called *TX* in the *Functional Block Diagram*) transfer the output of the modulator across the isolation barrier that separates the high-side and low-side voltage domains. The received bitstream and clock are synchronized and processed by a fourth-order analog filter on the low-side and presented as a differential output of the device, as shown in the *Functional Block Diagram*.

# 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Analog Input

The differential amplifier input stage of the AMC3301 feeds a second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator. The gain of the differential amplifier is set by internal precision resistors to a factor of 4 with a differential input impedance of 22 k $\Omega$ . The modulator converts the analog signal into a bitstream that is transferred over the isolation barrier, as described in the *Data Isolation Channel Signal Transmission* section.

There are two restrictions on the analog input signals (INP and INN). First, if the input voltage exceeds the range HGND - 6 V to HLDOout + 0.5 V, the input current must be limited to 10 mA because the device input electrostatic discharge (ESD) diodes turns on. In addition, the linearity and noise performance of the device are ensured only when the analog input voltage remains within the specified linear full-scale range (FSR) and within the specified common-mode input voltage range.

### Feature Description (continued)

#### 7.3.2 Data Isolation Channel Signal Transmission

The AMC3301 uses an on-off keying (OOK) modulation scheme to transmit the modulator output bitstream across the  $SiO_2$ -based isolation barrier. As shown in Figure 5, the transmitter modulates the bitstream at TX IN with an internally-generated, high-frequency carrier across the isolation barrier to represent a digital *one* and does not send a signal to represent the digital *zero*. The nominal frequency of the carrier used inside the AMC3301 is 480 MHz.

The receiver demodulates the signal after advanced signal conditioning and produces the output. The AMC3301 also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions caused by the high-frequency carrier and IO buffer switching.



Figure 5. Block Diagram of a Data Isolation Channel

Figure 6 shows the concept of the OOK scheme.



Figure 6. OOK-Based Modulation Scheme



### Feature Description (continued)

### 7.3.3 Isolated DC/DC Converter

The AMC3301 offers a fully integrated isolated DC/DC converter stage that includes following components that are shown in the *Functional Block Diagram* section:

- A low-dropout regulator (LDO) on the primary side to stabilize the supply voltage VDD that drives the primary side of the converter
- Primary full-bridge inverter and drivers
- Laminate-based, air-core transformer for high immunity to magnetic fields
- Secondary full-bridge rectifier
- Secondary LDO to stabilize the output voltage of the DC/DC converter for high analog performance of the signal path

The DC/DC converter utilizes spread-spectrum clock generation technique to reduce the spectral density of the electromagnetic radiation. The resonator frequency is synchronous to the operation of the  $\Delta\Sigma$  modulator to minimize the interference and support the high analog performance of the device.

The architecture of the DC/DC converter is optimized to drive the high-side circuitry of the AMC3301 (fullydifferential gain stage, modulator etc.) and to offer additional current for optional auxiliary circuit (i.e. active filter or pre-amplifier) called  $I_H$  as specified in the *Electrical Characteristics* table.

### 7.3.4 Fail-Safe Output

The AMC3301 offers a fail-safe output that simplifies diagnostics on system level. The fail-safe output is active in two cases:

- When the integrated DC/DC converter doesn't deliver the required supply voltage on the secondary side of the device, or
- When the common-mode input voltage, that is V<sub>CM</sub> = (INP + INN) / 2, exceeds the minimum common-mode over-voltage detection level V<sub>CMov</sub>.

Figure 7 and Figure 8 show the fail-safe output of the AMC3301 that is a negative differential output voltage value that does not occur under normal device operation. As a reference value for the fail-safe detection on a system level, use the V<sub>FAILSAFE</sub> voltage as specified in the *Electrical Characteristics*.



# 7.4 Device Functional Modes

The AMC3301 is operational when the power supply VDD is applied, as specified in *Recommended Operating Conditions* table.

AMC3301

SBAS917-AUGUST 2019

# 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The low input voltage range, very low nonlinearity, and temperature drift make the AMC3301 a high-performance solution for industrial applications where shunt-based current sensing with high common-mode voltage levels is required. The integrated isolated DC/DC converter offers additional flexibility for placement of the shunt and the AMC3301, system layout optimization, and results in smaller PCB size comparing to solutions based on discrete components.

# 8.2 Typical Application

Isolated amplifiers are widely used in frequency inverters that are critical parts of industrial motor drives, photovoltaic inverters, uninterruptible power supplies, and other industrial applications. The input structure of the AMC3301 is optimized for use with low-value shunt resistors in current sensing applications.

Figure 9 shows a typical operation of the AMC3301 for current sensing in a frequency inverter application. This simplified schematics ommits the required power supply and decoupling details. Phase current measurement is accomplished through the shunt resistors, R<sub>SHUNT</sub> (in this case, a two-pin shunts). The differential input and the high common-mode transient immunity of the AMC3301 ensure reliable and accurate operation even in high-noise environments (such as the power stage of the motor drive). The high-impedance input and wide input voltage range make the AMC1311 suitable for dc bus voltage sensing.







## **Typical Application (continued)**

## 8.2.1 Design Requirements

Table 1 table lists the parameters for this typical application.

| PARAMETER                                           | VALUE              |
|-----------------------------------------------------|--------------------|
| Supply voltage                                      | 3.3 V or 5 V       |
| Voltage drop across the shunt for a linear response | ± 250 mV (maximum) |
| Signal delay (50% VIN to 90% OUTP, OUTN)            | 3 µs (maximum)     |

### 8.2.2 Detailed Design Procedure

The AMC3301 is powered from the low-side power supply (VDD). Further details are provided in the *Power Supply Recommendations* section.

The floating ground reference (HGND) is derived from one of the ends of the shunt resistor that is connected to the negative input of the AMC3301 (INN). If a four-pin shunt is used, the inputs of the AMC3301 device are connected to the inner leads and HGND is connected to one of the outer shunt leads.

Use Ohm's Law to calculate the voltage drop across the shunt resistor ( $V_{SHUNT}$ ) for the desired measured current:  $V_{SHUNT} = I \times R_{SHUNT}$ .

Consider the following two restrictions to choose the proper value of the shunt resistor R<sub>SHUNT</sub>:

- The voltage drop caused by the nominal current range must not exceed the recommended differential input voltage range: V<sub>SHUNT</sub> ≤ ± 250 mV
- The voltage drop caused by the maximum allowed overcurrent must not exceed the input voltage that causes a clipping output: V<sub>SHUNT</sub> ≤ V<sub>Clipping</sub>

For systems using single-ended input ADCs, Figure 10 shows an example of a TLV6001-based signal conversion and filter circuit as used on the AMC1311EVM. Tailor the bandwidth of this filter stage to the bandwidth requirement of the system and use NP0-type capacitors for best performance.



Figure 10. Connecting the AMC3301 Output to Single-Ended Input ADC

For more information on the general procedure to design the filtering and driving stages of SAR ADCs, see 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise and 18-Bit Data Acquisition Block (DAQ) Optimized for Lowest Power, available for download at www.ti.com.

## 8.3 What to Do and What Not to Do

Do not leave the inputs of the AMC3301 unconnected (floating) when the device is powered up. If both device inputs are left floating, the input bias current drives these inputs to the output common-mode of the analog frontend of approximately 2 V. As result, the internal common-mode overvoltage detector turns on and the output functions as described in the *Fail-Safe Output* section, which may lead to an undesired reaction on the system level.

AMC3301

SBAS917-AUGUST 2019



# 9 Power Supply Recommendations

The AMC3301 is powered from the low-side power supply (VDD) with a nominal value of 3.3 V (or 5 V)  $\pm$  10%. TI recommends a low-ESR decoupling capacitor of 1 nF (C4 in Figure 11) placed as close as possible to the VDD pin, followed by a 1-µF capacitor (C3) to filter this power-supply path.

The primary-side of the DC/DC converter is decoupled with low-ESR  $0.1-\mu$ F capacitor (C11) positioned close to the device between pins DCDCin and DCDCgnd. Use a combination of low-ESR, 100-nF capacitor (C12) placed as close as possible to the DCDCout and DCDChgnd pins, followed by a  $1-\mu$ Fcapacitor (C10) for decoupling of the secondary side. The secondary-side ground reference DCDChgnd and HGND pins are connected to one end of the shunt resistor, that is also connected to the negative input (INN) of the device. If a four-pin shunt is used, the device inputs are connected to the inner leads, while HGND and DCDChgnd are connected to one of the outer leads of the shunt.

For the secondary-side LDO, use low-ESR capacitors of 1nF (C9), placed as close as possible to the HLDOin pin and a combination of low-ESR 1-nF (C6) and 100-nF (C5) decoupling capacitors. Place C6 as close as possible to the HLDOout pin.

See the Layout Guidelines section for the corresponding layout recommendation.



Figure 11. AMC3301 Power Supply Decoupling Scheme



# 10 Layout

## 10.1 Layout Guidelines

Figure 12 shows a layout recommendation with the critical placement of the decoupling capacitors (as close as possible to the AMC3301 supply pins) and uses the same reference designators as used in the *Power Supply Recommendations* section. For best performance, place the shunt resistor close to the INP and INN inputs of the AMC3301 and keep the layout of both connections symmetrical.

To avoid violation of the operating common-mode input voltage specification and reduce the electromagnetic radiation, connect one of the analog inputs (INN or INP) to high-side analog ground reference (HGND) as close as possible to the AMC3301.

This layout is used on the AMC3301EVM and supports CISPR-11 compliant electromagnetic radiation levels.

# 10.2 Layout Example



Figure 12. Recommended Layout of the AMC3301

TEXAS INSTRUMENTS

www.ti.com

# **11 Device and Documentation Support**

## **11.1 Documentation Support**

### 11.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Isolation Glossary application report
- Texas Instruments, Dual, 1MSPS, 16-/14-/12-Bit, 4×2 or 2×2 Channel, Simultaneous Sampling Analog-to-Digital Converter data sheet
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application report
- Texas Instruments, AMC1311x High-Impedance, 2-V Input, Reinforced Isolated Amplifier data sheet
- Texas Instruments, TLV600x Low-Power, Rail-to-Rail In/Out, 1-MHz Operational Amplifier for Cost-Sensitive Systems data sheet
- Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise reference guide
- Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Power reference guide

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



28-Aug-2019

# PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| AMC3301DWE       | PREVIEW | / SOIC       | DWE     | 16   | 40      | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| AMC3301DWER      | PREVIEW | SOIC         | DWE     | 16   | 2000    | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| PAMC3301DWER     | ACTIVE  | SOIC         | DWE     | 16   | 2000    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **DWE0016A**



# **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# **DWE0016A**

# **EXAMPLE BOARD LAYOUT**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DWE0016A**

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated