#### **Features**

- Fast Read Access Time 90 ns
- Dual Voltage Range Operation

Low Voltage Power Supply Range, 3.0V to 3.6V

or Standard 5V ± 10% Supply Range

- Compatible with JEDEC Standard AT27C512
- Low Power CMOS Operation

20  $\,\mu$ A max. (less than 1  $\,\mu$ A typical) Standby for V<sub>CC</sub> = 3.6V 29 mW max. Active at 5 MHz for V<sub>CC</sub> = 3.6V

JEDEC Standard Packages

32-Lead PLCC

28-Lead 330-mil SOIC

28-Lead TSOP

High Reliability CMOS Technology

2,000V ESD Protection

200 mA Latchup Immunity

- Rapid<sup>™</sup> Programming Algorithm 100 µs/byte (typical)
- CMOS and TTL Compatible Inputs and Outputs

JEDEC Standard for LVTTL

- Integrated Product Identification Code
- Commercial and Industrial Temperature Ranges

#### **Description**

The AT27LV512A is a high performance, low power, low voltage 524,288 bit one-time programmable read only memory (OTP EPROM) organized as 64K by 8 bits. It requires only one supply in the range of 3.0V to 3.6V in normal read mode operation, making it ideal for fast, portable systems using battery power.

Atmel's innovative design techniques provide fast speeds that rival 5V parts while keeping the low power consumption of a 3.3V supply. At  $V_{CC}$  = 3.0V, any byte can be accessed in less than 90 ns. With a typical power dissipation of only 18 mW at 5 MHz and  $V_{CC}$  = 3.3V, the AT27LV512A consumes less than one fifth the power of a standard 5V EPROM.

(continued)

## **Pin Configurations**

| Pin Name           | Function      |
|--------------------|---------------|
| A0 - A15           | Addresses     |
| O0 - O7            | Outputs       |
| CE                 | Chip Enable   |
| OE/V <sub>PP</sub> | Output Enable |
| NC                 | No Connect    |



Note: PLCC Package Pins 1 and 17 are DON'T CONNECT.

SOIC Top View



#### TSOP Top View

#### Type 1



512K (64K x 8) Low Voltage OTP CMOS EPROM

0607A





### **Description** (Continued)

Standby mode supply current is typically less than 1  $\mu A$  at 3.3V.

The AT27LV512A is available in industry standard JEDEC-approved one-time programmable (OTP) plastic PLCC, SOIC, and TSOP packages. All devices feature two-line control (CE, OE) to give designers the flexibility to prevent bus contention.

The AT27LV512A operating with  $V_{CC}$  at 3.0V produces TTL level outputs that are compatible with standard TTL logic devices operating at  $V_{CC} = 5.0$ V. The device is also capable of standard 5-volt operation making it ideally suited for dual supply range systems or card products that are pluggable in both 3-volt and 5-volt hosts.

Atmel's AT27LV512A has additional features to ensure high quality and efficient production use. The Rapid<sup>™</sup> Programming Algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 100 μs/byte. The Integrated Product Identification Code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages. The AT27LV512A programs exactly the same way as a standard 5V AT27C512R and uses the same programming equipment.

#### **System Considerations**

Switching between active and standby conditions via the Chip Enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed data sheet limits, resulting in device non-conformance. At a minimum, a 0.1  $\mu$ F high frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the Vcc and Ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a 4.7  $\mu$ F bulk electrolytic capacitor should be utilized, again connected between the Vcc and Ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array.

## **Block Diagram**



## **Absolute Maximum Ratings\***

| Temperature Under Bias40°C to +85°C                                                |
|------------------------------------------------------------------------------------|
| Storage Temperature65°C to +125°C                                                  |
| Voltage on Any Pin with Respect to Ground2.0V to +7.0V (1)                         |
| Voltage on A9 with Respect to Ground2.0V to +14.0V (1)                             |
| V <sub>PP</sub> Supply Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup> |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: 1. Minimum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> + 0.75V dc which may be exceeded if certain precautions are observed (consult application notes) and which may overshoot to +7.0 volts for pulses of less than 20 ns.

## **Operating Modes**

| Mode \ Pin                    | CE       | OE/V <sub>PP</sub> | Ai                                                                                                          | Vcc                            | Outputs                |
|-------------------------------|----------|--------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------|
| Read <sup>(2)</sup>           | VIL      | V <sub>I</sub> L   | Ai                                                                                                          | Vcc (2)                        | D <sub>OUT</sub>       |
| Output Disable (2)            | VIL      | VIH                | X <sup>(1)</sup>                                                                                            | Vcc (2)                        | High Z                 |
| Standby (2)                   | ViH      | Χ                  | Χ                                                                                                           | Vcc (2)                        | High Z                 |
| Rapid Program (3)             | VIL      | Vpp                | Ai                                                                                                          | Vcc (3)                        | DIN                    |
| PGM Inhibit (3)               | $V_{IH}$ | $V_PP$             | X                                                                                                           | Vcc (3)                        | High Z                 |
| Product Identification (3, 5) | VIL      | VIL                | A9 = V <sub>H</sub> <sup>(4)</sup><br>A0 = V <sub>IH</sub> or V <sub>IL</sub><br>A1 - A15 = V <sub>IL</sub> | V <sub>CC</sub> <sup>(3)</sup> | Identification<br>Code |

Notes: 1. X can be V<sub>IL</sub> or V<sub>IH</sub>.

- 2. Read, output disable, and standby modes require,  $3.0V \le V_{CC} \le 3.6V$ , or  $4.5V \le V_{CC} \le 5.5V$ .
- 3. Refer to Programming Characteristics. Programming modes require V<sub>CC</sub> = 6.5V.
- 4.  $V_H = 12.0 \pm 0.5 V$ .
- Two identifier bytes may be selected. All Ai inputs are held low (V<sub>IL</sub>), except A9 which is set to V<sub>H</sub> and A0 which is toggled low (V<sub>IL</sub>) to select the Manufacturer's Identification byte and high (V<sub>IH</sub>) to select the Device Code byte.





## **DC and AC Operating Conditions for Read Operation**

|                       |      | A TOTA VE 40 A |              |              |  |  |  |  |
|-----------------------|------|----------------|--------------|--------------|--|--|--|--|
|                       |      |                | AT27LV512A   |              |  |  |  |  |
|                       |      | -90            | -12          | -15          |  |  |  |  |
| Operating Temperature | Com. | 0°C - 70°C     | 0°C - 70°C   | 0°C - 70°C   |  |  |  |  |
| (Case)                | Ind. | -40°C - 85°C   | -40°C - 85°C | -40°C - 85°C |  |  |  |  |
| Van Barran Grande     |      | 3.0V to 3.6V   | 3.0V to 3.6V | 3.0V to 3.6V |  |  |  |  |
| Vcc Power Supply      |      | 5V ± 10%       | 5V ± 10%     | 5V ± 10%     |  |  |  |  |

## **DC and Operating Characteristics for Read Operation**

| Symbol               | Parameter                                           | Condition                                                                      | Min  | Max                    | Units |
|----------------------|-----------------------------------------------------|--------------------------------------------------------------------------------|------|------------------------|-------|
| $V_{CC} = 3$         | .0V to 3.6V                                         |                                                                                |      |                        |       |
| ILI                  | Input Load Current                                  | $V_{IN} = 0V$ to $V_{CC}$                                                      |      | ±1                     | μΑ    |
| ILO                  | Output Leakage Current                              | Vout = 0V to Vcc                                                               |      | ±5                     | μΑ    |
| IPP1 (2)             | V <sub>PP</sub> <sup>(1)</sup> Read/Standby Current | V <sub>PP</sub> = V <sub>CC</sub>                                              |      | 10                     | μΑ    |
| I <sub>SB</sub>      | V <sub>CC</sub> <sup>(1)</sup> Standby Current      | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$                            |      | 20                     | μΑ    |
| 190                  | VCC Standby Surrent                                 | I <sub>SB2</sub> (TTL), $\overline{CE} = 2.0 \text{ to V}_{CC} + 0.5 \text{V}$ |      | 100                    | μΑ    |
| Icc                  | V <sub>CC</sub> Active Current                      | $\frac{f = 5 \text{ MHz}, I_{OUT} = 0 \text{ mA},}{CE = V_{IL}}$               |      | 8                      | mA    |
| VIL                  | Input Low Voltage                                   |                                                                                | -0.6 | 0.8                    | V     |
| VIH                  | Input High Voltage                                  |                                                                                | 2.0  | V <sub>CC</sub> + 0 .5 | V     |
| $V_{OL}$             | Output Low Voltage                                  | $I_{OL} = 2.0 \text{ mA}$                                                      |      | 0.4                    | V     |
| Vон                  | Output High Voltage                                 | I <sub>OH</sub> = -2.0 mA                                                      | 2.4  |                        | V     |
| $V_{CC} = 4$         | .5V to 5.5V                                         |                                                                                |      |                        |       |
| ILI                  | Input Load Current                                  | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                        |      | ±1                     | μΑ    |
| ILO                  | Output Leakage Current                              | Vout = 0V to Vcc                                                               |      | ±5                     | μΑ    |
| I <sub>PP1</sub> (2) | V <sub>PP</sub> <sup>(1)</sup> Read/Standby Current | VPP = VCC                                                                      |      | 10                     | μΑ    |
| lon                  | V <sub>CC</sub> <sup>(1)</sup> Standby Current      | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$                            |      | 100                    | μΑ    |
| I <sub>SB</sub>      | VCC - Standby Current                               | $I_{SB2}$ (TTL), $\overline{CE} = 2.0$ to $V_{CC} + 0.5V$                      |      | 1                      | mΑ    |
| Icc                  | V <sub>CC</sub> Active Current                      | $\underline{f} = 5 \text{ MHz}, I_{OUT} = 0 \text{ mA},$ $CE = V_{IL}$         |      | 20                     | mA    |
| VIL                  | Input Low Voltage                                   |                                                                                | -0.6 | 0.8                    | V     |
| VIH                  | Input High Voltage                                  |                                                                                | 2.0  | Vcc + 0.5              | V     |
| $V_{OL}$             | Output Low Voltage                                  | I <sub>OL</sub> = 2.1 mA                                                       |      | 0.4                    | V     |
| Voн                  | Output High Voltage                                 | I <sub>OH</sub> = -400 μA                                                      | 2.4  |                        | V     |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $\overline{OE}/V_{PP}$ , and removed simultaneously with or after  $\overline{OE}/V_{PP}$ .

## AC Characteristics for Read Operation ( $V_{CC} = 3.0V$ to 3.6V and 4.5V to 5.5V)

|                                   |                                                                               |                                                 | -9  | 90  |     | 12  | -1  | 15  |       |
|-----------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-------|
| Symbol                            | Parameter                                                                     | Condition                                       | Min | Max | Min | Max | Min | Max | Units |
| tacc (3)                          | Address to Output Delay                                                       | $\overline{CE} = \overline{OE}/V_{PP} = V_{IL}$ |     | 90  |     | 120 |     | 150 | ns    |
| t <sub>CE</sub> (2)               | CE to Output Delay                                                            | $\overline{OE}/V_{PP} = V_{IL}$                 |     | 90  |     | 120 |     | 150 | ns    |
| toE (2, 3)                        | OE/V <sub>PP</sub> to Output Delay                                            | CE = V <sub>IL</sub>                            |     | 50  |     | 50  |     | 60  | ns    |
| t <sub>DF</sub> <sup>(4, 5)</sup> | OE/VPP or CE High to Output Float, whichever occurred first                   |                                                 |     | 40  |     | 40  |     | 50  | ns    |
| tон                               | Output Hold from Address, CE or OE/V <sub>PP</sub> , whichever occurred first |                                                 | 0   |     | 0   |     | 0   |     | ns    |

Notes: 2, 3, 4, 5. - see AC Waveforms for Read Operation.

## **AC** Waveforms for Read Operation (1)



- Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified.
  - 2.  $OE/V_{PP}$  may be delayed up to  $t_{CE}$   $t_{OE}$  after the falling edge of  $\overline{CE}$  without impact on  $t_{CE}$ .
  - 3. OE/V<sub>PP</sub> may be delayed up to  $t_{ACC}$   $t_{OE}$  after the address is valid without impact on  $t_{ACC}$ .
- 4. This parameter is only sampled and is not 100% tested.
- 5. Output float is defined as the point when data is no longer driven.



## **Input Test Waveform and Measurement Level**

# AC DRIVING LEVELS 0.45V 2.0 AC MEASUREMENT LEVEL

 $t_R$ ,  $t_F < 20$  ns (10% to 90%)

## **Output Test Load**



Note: CL = 100 pF including jig capacitance.

## **Pin Capacitance** (f = 1 MHz, T = 25°C) (1)

|      | Тур | Max | Units | Conditions            |
|------|-----|-----|-------|-----------------------|
| CIN  | 4   | 6   | pF    | $V_{IN} = 0V$         |
| Cout | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.



Notes: 1. The Input Timing Reference is 0.8V for  $V_{IL}$  and 2.0V for  $V_{IH}$ .

2. toE and tDFP are characteristics of the device but must be accommodated by the programmer.

## **DC Programming Characteristics**

 $T_A = 25 \pm 5$ °C,  $V_{CC} = 6.5 \pm 0.25$ V,  $\overline{OE}/V_{PP} = 13.0 \pm 0.25$ V

|                  |                                                     |                            | L    | imits          |       |
|------------------|-----------------------------------------------------|----------------------------|------|----------------|-------|
| Symbol           | Parameter                                           | Test Conditions            | Min  | Max            | Units |
| I <sub>LI</sub>  | Input Load Current                                  | $V_{IN} = V_{IL},  V_{IH}$ |      | 10             | μΑ    |
| VIL              | Input Low Level                                     |                            | -0.6 | 0.8            | V     |
| VIH              | Input High Level                                    |                            | 2.0  | $V_{CC} + 0.5$ | V     |
| V <sub>OL</sub>  | Output Low Voltage                                  | $I_{OL} = 2.1 \text{ mA}$  |      | 0.4            | V     |
| VoH              | Output High Voltage                                 | I <sub>OH</sub> = -400 μA  | 2.4  |                | V     |
| ICC2             | V <sub>CC</sub> Supply Current (Program and Verify) |                            |      | 25             | mA    |
| I <sub>PP2</sub> | OE/V <sub>PP</sub> Current                          | $\overline{CE} = V_{IL}$   |      | 25             | mA    |
| V <sub>ID</sub>  | A9 Product Identification Voltage                   |                            | 11.5 | 12.5           | V     |



## **AC Programming Characteristics**

 $T_A = 25 \pm 5$ °C,  $V_{CC} = 6.5 \pm 0.25$ V,  $\overline{OE}/V_{PP} = 13.0 \pm 0.25$ V

| Sym-<br>bol      | Test Conditions* (1)                                     | <b>Li</b> ı<br>Min | <b>mits</b><br>Max | Units |
|------------------|----------------------------------------------------------|--------------------|--------------------|-------|
| tas              | Address Setup Time                                       | 2                  |                    | μS    |
| toes             | OE/V <sub>PP</sub> Setup Time                            | 2                  |                    | μS    |
| toeh             | OE/V <sub>PP</sub> Hold Time                             | 2                  |                    | μS    |
| t <sub>DS</sub>  | Data Setup Time                                          | 2                  |                    | μS    |
| tah              | Address Hold Time                                        | 0                  |                    | μS    |
| tDH              | Data Hold Time                                           | 2                  |                    | μS    |
| t <sub>DFP</sub> | CE High to Output Float Delay (2)                        | 0                  | 130                | ns    |
| tvcs             | V <sub>CC</sub> Setup Time                               | 2                  |                    | μS    |
| tpw              | CE Program Pulse Width (3)                               | 95                 | 105                | μS    |
| t <sub>D</sub> V | Data Valid from CE (2)                                   |                    | 1                  | μS    |
| t <sub>VR</sub>  | OE/V <sub>PP</sub> Recovery Time                         | 2                  |                    | μS    |
| tPRT             | OE/V <sub>PP</sub> Pulse Rise<br>Time During Programming | 50                 |                    | ns    |

#### \*AC Conditions of Test:

| Input Rise and Fall Times (10% to 9 | 90%)20 ns     |
|-------------------------------------|---------------|
| Input Pulse Levels                  | 0.45V to 2.4V |
| Input Timing Reference Level        | 0.8V to 2.0V  |
| Output Timing Reference Level       | 0.8V to 2.0V  |

- Notes: 1. V<sub>CC</sub> must be applied simultaneously or before OE/V<sub>PP</sub> and removed simultaneously or after OE/V<sub>PP</sub>.
  - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven —see timing diagram.
  - 3. Program Pulse width tolerance is  $100 \, \mu sec \pm 5\%$ .

## Atmel's 27LV512A Integrated Product Identification Code (1)

|              | Pins |    |    |    |    |    | Hex |    |    |      |
|--------------|------|----|----|----|----|----|-----|----|----|------|
| Codes        | A0   | 07 | O6 | O5 | O4 | О3 | O2  | O1 | 00 | Data |
| Manufacturer | 0    | 0  | 0  | 0  | 1  | 1  | 1   | 1  | 0  | 1E   |
| Device Type  | 1    | 0  | 0  | 0  | 0  | 0  | 1   | 0  | 1  | 0D   |

1. The AT27LV512A has the same Product Identification Code as the AT27C512R. Both are programming compatible.

## **Rapid Programming Algorithm**

A 100 µs CE pulse width is used to program. The address is set to the first location. Vcc is raised to 6.5V and OE/VPP is raised to 13.0V. Each address is first programmed with one 100 µs CE pulse without verification. Then a verification / reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 100 µs pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked. OE/VPP is then lowered to V<sub>IL</sub> and V<sub>CC</sub> to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails.



## Ordering Information

| tACC | Icc                               | (mA)    | Oudovina Codo                                         | Dooksess          | Operation Denge               |
|------|-----------------------------------|---------|-------------------------------------------------------|-------------------|-------------------------------|
| (ns) | (ns) Active Standby Ordering Code | Package | Operation Range                                       |                   |                               |
| 90   | 8                                 | 0.02    | AT27LV512A-90JC<br>AT27LV512A-90RC<br>AT27LV512A-90TC | 32J<br>28R<br>28T | Commercial<br>(0°C to 70°C)   |
|      | 8                                 | 0.02    | AT27LV512A-90JI<br>AT27LV512A-90RI<br>AT27LV512A-90TI | 32J<br>28R<br>28T | Industrial<br>(-40°C to 85°C) |
| 120  | 8                                 | 0.02    | AT27LV512A-12JC<br>AT27LV512A-12RC<br>AT27LV512A-12TC | 32J<br>28R<br>28T | Commercial<br>(0°C to 70°C)   |
|      | 8                                 | 0.02    | AT27LV512A-12JI<br>AT27LV512A-12RI<br>AT27LV512A-12TI | 32J<br>28R<br>28T | Industrial<br>(-40°C to 85°C) |
| 150  | 8                                 | 0.02    | AT27LV512A-15JC<br>AT27LV512A-15RC<br>AT27LV512A-15TC | 32J<br>28R<br>28T | Commercial<br>(0°C to 70°C)   |
|      | 8                                 | 0.02    | AT27LV512A-15JI<br>AT27LV512A-15RI<br>AT27LV512A-15TI | 32J<br>28R<br>28T | Industrial<br>(-40°C to 85°C) |

| Package Type |                                                              |
|--------------|--------------------------------------------------------------|
| 32J          | 32 Lead, Plastic J-Leaded Chip Carrier (PLCC)                |
| 28R          | 28 Lead, 0.330" Wide, Plastic Gull Wing Small Outline (SOIC) |
| 28T          | 28 Lead, Thin Small Outline Package (TSOP)                   |

