

# **ATA6564**

# **High-Speed CAN Transceiver** with Silent Mode - CAN FD Ready

#### **Features**

- Fully ISO 11898-2, ISO 11898-2: 2016 and SAE J2962-2 Compliant
- CAN FD Ready
- · Communication Speed up to 5 Mbit/s
- · ISO 26262 Functional Safety Ready
- Low Electromagnetic Emission (EME) and High Electromagnetic Immunity (EMI)
- Differential Receiver with Wide Common-Mode Range
- · Compatible to 3.3V and 5V Microcontrollers
- Functional Behavior Predictable under all Supply Conditions
- Transceiver Disengages from the Bus When Not Powered Up
- RXD Recessive Clamping Detection
- High Electrostatic Discharge (ESD) Handling Capability on the Bus Pins
- Bus Pins Protected Against Transients in Automotive Environments
- Transmit Data (TXD) Dominant Time-Out Function
- Undervoltage Detection on VCC and VIO Pins
- CANH/CANL Short-Circuit and Overtemperature
   Protected
- Fulfills the OEM "Hardware Requirements for LIN, CAN and FlexRay Interfaces in Automotive Applications", Rev. 1.3
- · AEC-Q100 and AEC-Q006 Qualified
- · Two Ambient Temperature Grades Available:
  - ATA6564-GAQW1 and ATA6564-GBQW1 up to T<sub>amb</sub> = +125°C
  - ATA6564-GAQW0 and ATA6564-GBQW0 up to T<sub>amb</sub> = +150°C
- Packages: 8-pin SOIC, 8-pin VDFN with Wettable Flanks (Moisture Sensitivity Level 1)

### **Applications**

Classical CAN and CAN FD networks in Automotive, Industrial, Aerospace, Medical and Consumer applications.

#### **General Description**

The ATA6564 is a high-speed CAN transceiver that provides an interface between a Controller Area Network (CAN) protocol controller and the physical Two-Wire CAN bus. The transceiver is designed for high-speed (up to 5 Mbit/s) CAN applications in the automotive industry, providing differential transmit and receive capability to (a microcontroller with) a CAN protocol controller.

It offers improved electromagnetic compatibility (EMC) and ESD performance as well as features such as:

- Ideal passive behavior to the CAN bus when the supply voltage is off
- Direct interfacing to microcontrollers with supply voltages from 3V to 5V

Two operating modes together with the dedicated fail-safe features make the ATA6564 an excellent choice for all types of high-speed CAN networks especially in nodes which do not require a Standby mode with wake-up capability via the bus.

#### **Package Types**



# **ATA6564 Family Members**

| Device        | Grade 0 | Grade 1 | VDFN8 | SOIC8 | Description                                                               |
|---------------|---------|---------|-------|-------|---------------------------------------------------------------------------|
| ATA6564-GAQW0 | х       |         |       | х     | Silent mode, VIO - pin for compatibility with 3,3V and 5V microcontroller |
| ATA6564-GBQW0 | х       |         | х     |       | Silent mode, VIO - pin for compatibility with 3,3V and 5V microcontroller |
| ATA6564-GAQW1 |         | х       |       | х     | Silent mode, VIO - pin for compatibility with 3,3V and 5V microcontroller |
| ATA6564-GBQW1 |         | х       | Х     |       | Silent mode, VIO - pin for compatibility with 3,3V and 5V microcontroller |

# **Functional Block Diagram**



#### 1.0 FUNCTIONAL DESCRIPTION

The ATA6564 is a stand-alone high-speed CAN transceiver compliant with the ISO 11898-2, ISO 11898-2: 2016 and SAE J2962-2 CAN standards. It provides very low current consumption in Silent mode.

## 1.1 Operating Modes

The ATA6564 supports two operating modes: Silent and Normal. These modes can be selected via the S pin. See Figure 1-1 and Table 1-1 for a description of the operating modes.

#### 1.1.1 NORMAL MODE

A low level on the S pin together with a high level on pin TXD selects the Normal mode. In this mode, the transceiver is able to transmit and receive data via the CANH and CANL bus lines (see Section "Functional Block Diagram"). The output driver stage is active and drives data from the TXD input to the CAN bus. The High-Speed Comparator (HSC) converts the analog data on the bus lines into digital data which is output to pin RXD. The bus biasing is set to  $V_{VCC}/2$  and the undervoltage monitoring of VCC is active.

The slope of the output signals on the bus lines is controlled and optimized in a way that ensures the lowest possible electromagnetic emission (EME).

To switch the device in normal operating mode, set the S pin to low and the TXD pin to high. See Table 1-1 and Figure 1-2. The S pin provides a pull-down resistor to GND, thus ensuring a defined level if the pin is open.

Please note that the device cannot enter Normal mode as long as TXD is at ground level.

#### 1.1.2 SILENT MODE

A high level on the S pin selects Silent mode. This receive-only mode can be used to test the connection of the bus medium. In Silent mode the ATA6564 can still receive data from the bus, but the transmitter is disabled and therefore no data can be sent to the CAN bus. The bus pins are released to recessive state. All other IC functions, including the high-speed comparator (HSC), continue to operate as they do in Normal mode. Silent mode can be used to prevent a faulty CAN controller from disrupting all network communications.

FIGURE 1-1: OPERATING MODES



TABLE 1-1: OPERATING MODES

| Mode      | Inp              | outs             | Outputs    |                       |  |
|-----------|------------------|------------------|------------|-----------------------|--|
| Wode      | S Pin TXE        |                  | CAN Driver | Pin RXD               |  |
| Unpowered | x <sup>(2)</sup> | x <sup>(2)</sup> | Recessive  | Recessive             |  |
| Silent    | HIGH             | x <sup>(2)</sup> | Recessive  | Active <sup>(1)</sup> |  |
| Normal    | LOW              | LOW              | Dominant   | LOW                   |  |
|           | LOW              | HIGH             | Recessive  | HIGH                  |  |

Note 1: LOW if the CAN bus is dominant, HIGH if the CAN bus is recessive.

2: Irrelevant



#### FIGURE 1-2: SWITCHING FROM SILENT MODE TO NORMAL MODE

#### 1.2 Fail-Safe Features

# 1.2.1 TXD DOMINANT TIME-OUT FUNCTION

A TXD dominant time-out timer is started when the TXD pin is set to low. If the low state on the TXD pin persists for longer than  $t_{to(dom)TXD},$  the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when the TXD pin is set to high. If the low state on the TXD pin was longer than  $t_{to(dom)TXD},$  then the TXD pin has to be set to high longer 4  $\mu s$  in order to reset the TXD dominant time-out timer.

# 1.2.2 INTERNAL PULL-UP/PULL-DOWN STRUCTURE AT THE TXD AND S INPUT PINS

The TXD pin has an internal pull-up resistor to VIO and the S pin an internal pull-down resistor to GND. This ensures a safe, defined state in case one or all of these pins are left floating.

# 1.2.3 UNDERVOLTAGE DETECTION ON PINS VCC AND VIO

If  $V_{VCC}$  or  $V_{VIO}$  drop below their respective undervoltage detection levels ( $V_{uvd(VCC)}$  and  $V_{uvd(VIO)}$  (see Section , Electrical Characteristics), the transceiver switches off and disengages from the bus until  $V_{VCC}$  and  $V_{VIO}$  have recovered. The logic state of the S pin is ignored until the VCC voltage or the VIO voltage has recovered.

# 1.2.4 OVERTEMPERATURE PROTECTION

The output drivers are protected against overtemperature conditions. If the junction temperature exceeds the shutdown junction temperature,  $T_{Jsd}$ , the output drivers are disabled until the junction temperature drops below  $T_{Jsd}$  and pin TXD is at high level again. This ensures that output driver oscillations due to temperature drift are avoided. See Figure 1-3.

# 1.2.5 SHORT-CIRCUIT PROTECTION OF THE BUS PINS

The CANH and CANL bus outputs are short-circuit protected, either against GND or a positive supply voltage. A current-limiting circuit protects the transceiver against damage. If the device is heating up due to a continuous short on CANH or CANL, the internal overtemperature protection switches off the bus transmitter.

#### 1.2.6 RXD RECESSIVE CLAMPING

This fail-safe feature prevents the controller from sending data on the bus if its RXD line is clamped to HIGH (e.g., recessive). That is, if the RXD pin cannot signalize a dominant bus condition because it is e.g, shorted to VCC, the transmitter within ATA6564 is disabled to avoid possible data collisions on the bus. In Normal and Silent mode, the device permanently compares the state of the high-speed comparator (HSC) with the state of the RXD pin. If the HSC indicates a dominant bus state for more than  $t_{RC\_det}$  without the RXD pin doing the same, a recessive clamping situation is detected and the device is forced into Silent mode. This Fail-safe mode is released by either entering Unpowered mode or if the RXD pin is showing a dominant (e.g., LOW) level again. See Figure 1-4.







# 1.3 Pin Descriptions

The descriptions of the pins are listed in Table 1-2.

TABLE 1-2: PIN FUNCTION TABLE

| Pin Number                        | Pin Name          | Description                                                          |  |  |  |  |
|-----------------------------------|-------------------|----------------------------------------------------------------------|--|--|--|--|
| 1                                 | TXD               | Transmit data input                                                  |  |  |  |  |
| 2                                 | GND               | Ground                                                               |  |  |  |  |
| 3                                 | VCC               | Supply voltage                                                       |  |  |  |  |
| 4                                 | RXD               | Receive data output; reads out data from the bus lines               |  |  |  |  |
| 5                                 | VIO               | Supply voltage for I/O level adapter                                 |  |  |  |  |
| 6                                 | CANL              | Low-level CAN bus line                                               |  |  |  |  |
| 7                                 | CANH              | High-level CAN bus line                                              |  |  |  |  |
| 8                                 | S                 | Silent mode control input                                            |  |  |  |  |
| 9                                 | EP <sup>(1)</sup> | Exposed Thermal Pad: Heat slug, internally connected to the GND pin. |  |  |  |  |
| Note 1: Only for the VDFN package |                   |                                                                      |  |  |  |  |

# 1.4 Typical Application



# 2.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings(†)

| DC Voltage at CANH and CANL                                                          | 27V to +42V       |
|--------------------------------------------------------------------------------------|-------------------|
| Transient Voltage on CANH and CANL (ISO 7637 part 2)                                 | 150V to +100V     |
| Max. Differential Bus Voltage                                                        | –5V to +18V       |
| DC Voltage on all other Pins                                                         | 0.3V to +5.5V     |
| ESD on CANH and CANL Pins (IEC 61000-4-2)                                            | ±8 kV             |
| ESD (HBM following STM 5.1 with 1.5 kΩ/100 pF) (Pins CANH, CANL to GND)              | ±6 kV             |
| Component Level ESD (HBM according to ANSI/ESD STM 5.1) JESD22-A114, AEC-Q 100 (002) | ±4 kV             |
| CDM ESD STM 5.3.1                                                                    | ±750V             |
| ESD Machine Model AEC-Q100-RevF(003)                                                 | ±200V             |
| Virtual Junction Temperature                                                         | . –40°C to +175°C |
| Storage Temperature                                                                  | 55°C to +150°C    |

**† Notice:** Stresses beyond those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

**Electrical Specifications:** Grade 1:  $T_{amb}$  =  $-40^{\circ}$ C to +125°C, Grade 0:  $T_{amb}$  =  $-40^{\circ}$ C to +150°C,  $T_{vJ}$  ≤ 170°C,  $V_{VCC}$ = 4.5V to 5.5V;  $V_{VIO}$  = 2.8V to 5.5V;  $R_L$  = 60Ω,  $R_L$  = 100 pF, unless otherwise specified. All voltages are defined in relation to ground; positive currents flow into the IC.

| Parameters                                     | Symbol                 | Min.                      | Тур. | Max.                      | Units | Conditions                                                               |
|------------------------------------------------|------------------------|---------------------------|------|---------------------------|-------|--------------------------------------------------------------------------|
| Supply, Pin VCC                                |                        |                           |      |                           | 1     |                                                                          |
| Supply Voltage                                 | V <sub>VCC</sub>       | 4.5                       | I —  | 5.5                       | V     |                                                                          |
| Supply Current in Silent Mode                  | I <sub>VCC_sil</sub>   | 1.9                       | 2.5  | 3.2                       | mA    | Silent mode, V <sub>TXD</sub> = V <sub>VIO</sub>                         |
|                                                | I <sub>VCC rec</sub>   | 2                         | _    | 5                         | mA    | Recessive, V <sub>TXD</sub> = V <sub>VIO</sub>                           |
| Supply Current in Normal                       | I <sub>VCC_dom</sub>   | 30                        | 50   | 70                        | mA    | Dominant, V <sub>TXD</sub> = 0V                                          |
| Mode                                           | I <sub>VCC_short</sub> | _                         | _    | 85                        | mA    | Short between CANH and CANL (Note 1)                                     |
| Undervoltage Detection<br>Threshold on Pin VCC | V <sub>uvd(VCC)</sub>  | 2.75                      | _    | 4.5                       | V     |                                                                          |
| I/O Level Adapter Supply, Pin                  | VIO                    |                           |      |                           |       |                                                                          |
| Supply Voltage on Pin VIO                      | $V_{VIO}$              | 2.8                       | _    | 5.5                       | V     |                                                                          |
| Supply Current on Pin VIO                      | I <sub>VIO_rec</sub>   | 10                        | 80   | 250                       | μΑ    | Normal and Silent mode<br>Recessive, V <sub>TXD</sub> = V <sub>VIO</sub> |
| Supply Current on Fin Vio                      | I <sub>VIO_dom</sub>   | 50                        | 350  | 500                       | μΑ    | Normal and Silent mode<br>Dominant, V <sub>TXD</sub> = 0V                |
| Undervoltage Detection<br>Threshold on Pin VIO | $V_{uvd(VIO)}$         | 1.3                       | _    | 2.7                       | V     |                                                                          |
| Mode Control Input, Pin S                      |                        |                           |      |                           |       |                                                                          |
| High-Level Input Voltage                       | $V_{IH}$               | $0.7 \times V_{VIO}$      | _    | V <sub>VIO</sub><br>+ 0.3 | V     |                                                                          |
| Low-Level Input Voltage                        | $V_{IL}$               | -0.3                      | _    | $0.3 \times V_{VIO}$      | V     |                                                                          |
| Pull-Down Resistor to GND                      | $R_{pd}$               | 75                        | 125  | 175                       | kΩ    | $V_S = V_{VIO}$                                                          |
| Low-Level Leakage Current                      | Ι <sub>L</sub>         | -2                        | _    | +2                        | μA    | $V_S = 0V$                                                               |
| CAN Transmit Data Input, Pin                   | TXD                    |                           |      |                           |       |                                                                          |
| High-Level Input Voltage                       | $V_{IH}$               | 0.7 ×<br>V <sub>VIO</sub> | _    | V <sub>VIO</sub> + 0.3    | V     |                                                                          |
| Low-Level Input Voltage                        | $V_{IL}$               | -0.3                      | _    | $^{0.3\times}_{VIO}$      | V     |                                                                          |
| Pull-Up Resistor to VIO                        | $R_{TXD}$              | 20                        | 35   | 50                        | kΩ    | V <sub>TXD</sub> = 0V                                                    |
| High-Level Leakage Current                     | $I_{TDX}$              | -2                        | _    | +2                        | μA    | Normal mode, V <sub>TXD</sub> = V <sub>VIO</sub>                         |
| Input Capacitance                              | $C_{TXD}$              | _                         | 5    | 10                        | pF    | Note 3                                                                   |
| CAN Receive Data Output, Pi                    | n RXD                  |                           |      |                           |       |                                                                          |
| High-Level Output Current                      | $I_{OH}$               | -8                        | —    | -1                        | mA    | $V_{RXD} = V_{VIO} - 0.4V$ , $V_{VIO} = V_{VCC}$                         |
| Low-Level Output Current                       | I <sub>OL</sub>        | 2                         | _    | 12                        | mA    | V <sub>RXD</sub> = 0.4V, Bus Dominant                                    |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Grade 1:  $T_{amb}$  =  $-40^{\circ}$ C to +125°C, Grade 0:  $T_{amb}$  =  $-40^{\circ}$ C to +150°C,  $T_{vJ}$  ≤ 170°C,  $V_{vCC}$  = 4.5V to 5.5V;  $V_{vIO}$  = 2.8V to 5.5V;  $R_L$  = 60Ω,  $C_L$  = 100 pF, unless otherwise specified. All voltages are defined in relation to ground; positive currents flow into the IC.

| Parameters                                        | Symbol                  | Min.       | Тур.                      | Max. | Units | Conditions                                                                                                                                        |  |  |  |
|---------------------------------------------------|-------------------------|------------|---------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bus Lines, Pins CANH and CANL                     |                         |            |                           |      |       |                                                                                                                                                   |  |  |  |
| Single Ended Dominant<br>Output Voltage           | V <sub>O(dom)</sub>     | 2.75       | 3.5                       | 4.5  | V     | $\begin{aligned} &V_{TXD} = 0 \text{V, } t < t_{to(dom)TXD} \\ &R_L = 50 \Omega \text{ to } 65 \Omega \\ &\text{pin CANH (Note 1)} \end{aligned}$ |  |  |  |
| Single Ended Dominant<br>Output Voltage           | V <sub>O(dom)</sub>     | 0.5        | 1.5                       | 2.25 | V     | $V_{TXD}$ = 0V, t < $t_{to(dom)TXD}$<br>$R_L$ = 50 $\Omega$ to 65 $\Omega$<br>pin CANL ( <b>Note 1</b> )                                          |  |  |  |
| Transmitter Voltage<br>Symmetry                   | V <sub>Sym</sub>        | 0.9        | 1                         | 1.1  | _     | V <sub>Sym</sub> = (V <sub>CANH</sub> + V <sub>CANL</sub> )<br>/V <sub>VCC</sub> ( <b>Note 3</b> )                                                |  |  |  |
|                                                   |                         | 1.5        | _                         | 3    | V     | $V_{TXD}$ = 0V, t < $t_{to(dom)TXD}$<br>$R_L$ = 45 $\Omega$ to 65 $\Omega$                                                                        |  |  |  |
| Bus Differential Output                           | $V_Diff$                | 1.5        | _                         | 3.3  | V     | $V_{TXD}$ = 0V, t < t <sub>to(dom)TXD</sub><br>R <sub>L</sub> = 70 $\Omega$ (Note 3)                                                              |  |  |  |
| Voltage                                           | · Dill                  | 1.5        | _                         | 5    | V     | $V_{TXD}$ = 0V, t < t <sub>to(dom)TXD</sub><br>$R_L$ = 2240 $\Omega$ (Note 3)                                                                     |  |  |  |
|                                                   |                         | -50        | _                         | +50  | mV    | V <sub>VCC</sub> = 4.75V to 5.25V<br>V <sub>TXD</sub> = V <sub>VIO</sub> , receive, no load                                                       |  |  |  |
| Recessive Output Voltage                          | V <sub>O(rec)</sub>     | 2          | 0.5 x<br>V <sub>VCC</sub> | 3    | V     | Normal and Silent mode,<br>V <sub>TXD</sub> = V <sub>VIO</sub> , no load                                                                          |  |  |  |
| Differential Receiver<br>Threshold Voltage (HSC)  | V <sub>th(RX)dif</sub>  | 0.5        | 0.7                       | 0.9  | V     | Normal and Silent mode,<br>$V_{cm(CAN)} = -27V \text{ to } +27V$                                                                                  |  |  |  |
| Differential Receiver<br>Hysteresis Voltage (HSC) | V <sub>hys(RX)dif</sub> | 50         | 120                       | 200  | mV    | Normal and Silent mode,<br>$V_{cm(CAN)} = -27V \text{ to } +27V$                                                                                  |  |  |  |
| Dominant Output Current                           | lieu x                  | -75        | _                         | -35  | mA    | $V_{TXD}$ = 0V, t < t <sub>to(dom)TXD</sub> ,<br>$V_{VCC}$ = 5V<br>pin CANH, $V_{CANH}$ = -5V                                                     |  |  |  |
| Dominant Guipat Ganerit                           | I <sub>IO(dom)</sub>    | 35         | _                         | 75   | mA    | $V_{TXD}$ = 0V, t < t <sub>to(dom)TXD</sub> ,<br>$V_{VCC}$ = 5V<br>pin CANL, $V_{CANL}$ = +40V                                                    |  |  |  |
| Recessive Output Current                          | I <sub>IO(rec)</sub>    | -5         | _                         | +5   | mA    | Normal and Silent mode,<br>$V_{TXD} = V_{VIO}$ , no load,<br>$V_{CANH} = V_{CANL} = -27V$ to +32V                                                 |  |  |  |
|                                                   |                         | <b>–</b> 5 | 0                         | +5   | μΑ    | $V_{VCC} = V_{VIO} = 0V,$<br>$V_{CANH} = V_{CANL} = 5V$                                                                                           |  |  |  |
| Leakage Current                                   | I <sub>IO(leak)</sub>   | <b>-</b> 5 | 0                         | +5   | μA    | VCC = VIO connected to GND<br>with 47kΩ<br>$V_{CANH} = V_{CANL} = 5V$ ( <b>Note 3</b> )                                                           |  |  |  |
|                                                   |                         | 9          | 15                        | 28   | kΩ    | V <sub>CANH</sub> = V <sub>CANL</sub> = 4V                                                                                                        |  |  |  |
| Input Resistance                                  | R <sub>i</sub>          | 9          | 15                        | 28   | kΩ    | -2V ≤ V <sub>CANH</sub> ≤ +7V,<br>-2V ≤ V <sub>CANL</sub> ≤ +7V ( <b>Note 3</b> )                                                                 |  |  |  |
| Input Resistance Deviation                        | ΔR <sub>i</sub>         | -1         | 0                         | +1   | %     | Between CANH and CANL<br>V <sub>CANH</sub> = V <sub>CANL</sub> = 4V                                                                               |  |  |  |
| Imput Nesistance Deviation                        | ΔNi                     | -1         | 0                         | +1   | %     | -2V ≤ V <sub>CANH</sub> ≤ +7V,<br>-2V ≤ V <sub>CANL</sub> ≤ +7V ( <b>Note 3</b> )                                                                 |  |  |  |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Grade 1:  $T_{amb}$  =  $-40^{\circ}$ C to +125°C, Grade 0:  $T_{amb}$  =  $-40^{\circ}$ C to +150°C,  $T_{vJ}$  ≤ 170°C,  $V_{vCC}$  = 4.5V to 5.5V;  $V_{vIO}$  = 2.8V to 5.5V;  $R_L$  = 60Ω,  $C_L$  = 100 pF, unless otherwise specified. All voltages are defined in relation to ground; positive currents flow into the IC.

| Parameters                                                         | Symbol                     | Min.     | Тур.    | Max.   | Units    | Conditions                                                                                        |
|--------------------------------------------------------------------|----------------------------|----------|---------|--------|----------|---------------------------------------------------------------------------------------------------|
|                                                                    |                            | 18       | 30      | 56     | kΩ       | V <sub>CANH</sub> = V <sub>CANL</sub> = 4V                                                        |
| Differential Input Resistance                                      | R <sub>i(dif)</sub>        | 18       | 30      | 56     | kΩ       | -2V ≤ V <sub>CANH</sub> ≤ +7V,<br>-2V ≤ V <sub>CANL</sub> ≤ +7V ( <b>Note 3</b> )                 |
| Common-Mode Input Capacitance                                      | C <sub>i(cm)</sub>         |          | _       | 20     | pF       | f = 500 kHz, CANH and CANL referred to GND ( <b>Note 3</b> )                                      |
| Differential Input Capacitance                                     | C <sub>i(dif)</sub>        |          | _       | 10     | pF       | f = 500 kHz, between CANH and CANL ( <b>Note 3</b> )                                              |
| Differential Bus Voltage<br>Range for RECESSIVE State<br>Detection | V <sub>Diff_rec</sub>      | -3       | _       | +0.5   | V        | Normal and Silent mode (Note 3)<br>$-27V \le V_{CANH} \le +27V$ ,<br>$-27V \le V_{CANL} \le +27V$ |
| Differential Bus Voltage<br>Range for DOMINANT State<br>Detection  | $V_{Diff\_dom}$            | 0.9      | _       | 8      | V        | Normal and Silent mode (Note 3)<br>$-27V \le V_{CANH} \le +27V$ ,<br>$-27V \le V_{CANL} \le +27V$ |
| Transceiver Timing, Pins CA                                        | NH, CANL, TX               | ), and R | KD, see | Figure | igure 2- | 1 and Figure 2-2                                                                                  |
| Delay Time from TXD to Bus<br>Dominant                             | t <sub>d(TXD-busdom)</sub> | 40       | _       | 130    | ns       | Normal mode (Note 2)                                                                              |
| Delay Time from TXD to Bus Recessive                               | t <sub>d(TXD-busrec)</sub> | 40       | _       | 130    | ns       | Normal mode (Note 2)                                                                              |
| Delay Time from Bus<br>Dominant to RXD                             | t <sub>d(busdom-RXD)</sub> | 20       | _       | 100    | ns       | Normal and Silent mode (Note 2)                                                                   |
| Delay Time from Bus<br>Recessive to RXD                            | t <sub>d(busrec-RXD)</sub> | 20       | _       | 100    | ns       | Normal and Silent mode (Note 2)                                                                   |
|                                                                    |                            | 40       | _       | 210    | ns       | Normal mode, Rising edge at pin TXD $R_L = 60\Omega$ , $C_L = 100 pF$                             |
| Propagation Delay from TXD                                         | t <sub>PD(TXD-RXD)</sub>   | 40       | _       | 200    | ns       | Normal mode, Falling edge at pin TXD $R_L = 60\Omega$ , $C_L = 100 pF$                            |
| to RXD                                                             |                            |          | _       | 300    | ns       | Normal mode, Rising edge at pin TXD $R_L = 150\Omega$ , $C_L = 100$ pF (Note 3)                   |
|                                                                    |                            |          | _       | 300    | ns       | Normal mode, Falling edge at pin TXD $R_L = 150\Omega$ , $C_L = 100$ pF (Note 3)                  |
| TXD Dominant Time-out Time                                         | t <sub>to(dom)TXD</sub>    | 0.8      |         | 3      | ms       | V <sub>TXD</sub> = 0V, Normal mode                                                                |
| Delay Time for Normal Mode to Silent Mode Transition               | t <sub>del(norm-sil)</sub> | _        | _       | 10     | μs       | Rising edge at pin S (Note 3)                                                                     |
| Delay Time for Silent Mode to<br>Normal Mode Transition            | t <sub>del(sil-norm)</sub> | _        | _       | 10     | μs       | Falling edge at pin S (Note 3)                                                                    |
| Debouncing Time for<br>Recessive Clamping State<br>Detection       | t <sub>RC_det</sub>        | _        | 90      | _      | ns       | V(CANH-CANL) > 900 mV<br>RXD = HIGH (Note 3)                                                      |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Grade 1:  $T_{amb}$  =  $-40^{\circ}$ C to +125°C, Grade 0:  $T_{amb}$  =  $-40^{\circ}$ C to +150°C,  $T_{vJ}$  ≤ 170°C,  $V_{vCC}$  = 4.5V to 5.5V;  $V_{vIO}$  = 2.8V to 5.5V;  $R_L$  = 60Ω,  $C_L$  = 100 pF, unless otherwise specified. All voltages are defined in relation to ground; positive currents flow into the IC.

| Parameters                                                                                                                                                        | Symbol                | Min.            | Тур. | Max. | Units | Conditions                                                                                                                                 |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Transceiver Timing for Higher Bit Rates, Pins CANH, CANL, TXD, and RXD, see Figure 2-1 and Figure 2-3, External Capacitor on the RXD Pin C <sub>RXD</sub> ≤ 20 pF |                       |                 |      |      |       |                                                                                                                                            |  |  |
| Recessive Bit Time on Pin RXD                                                                                                                                     | t <sub>Bit(RXD)</sub> | 400             |      | 550  | ns    | Normal mode, $t_{Bit(TXD)}$ = 500 ns (Note 1)<br>R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = 100 pF                                    |  |  |
|                                                                                                                                                                   | DIA(I UND)            | 120             |      | 220  | ns    | Normal mode, $t_{Bit(TXD)}$ = 200 ns $R_L$ = 60 $\Omega$ , $C_L$ = 100 pF                                                                  |  |  |
| Recessive Bit Time on the                                                                                                                                         | t <sub>Bit(Bus)</sub> | 435             |      | 530  | ns    | Normal mode, $t_{Bit(TXD)}$ = 500 ns (Note 1)<br>R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = 100 pF                                    |  |  |
| Bus                                                                                                                                                               |                       | 155             |      | 210  | ns    | Normal mode, $t_{Bit(TXD)}$ = 200 ns R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = 100 pF                                                |  |  |
| Receiver Timing Symmetry                                                                                                                                          | ∆t <sub>Rec</sub>     | <del>-</del> 65 |      | +40  | ns    | Normal mode, $t_{Bit(TXD)}$ = 500ns<br>$\Delta t_{Rec}$ = $t_{Bit(RXD)}$ - $t_{Bit(Bus)}$ (Note 1)<br>$R_L$ = 60 $\Omega$ , $C_L$ = 100 pF |  |  |
|                                                                                                                                                                   |                       | <b>–</b> 45     |      | +15  | ns    | Normal mode, $t_{Bit(TXD)}$ = 200ns<br>$\Delta t_{Rec}$ = $t_{Bit(RXD)}$ - $t_{Bit(Bus)}$<br>$R_L$ = $60\Omega$ , $C_L$ = 100 pF           |  |  |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

## TABLE 2-1: TEMPERATURE SPECIFICATIONS

| Parameters                                                                                            | Symbol                | Min. | Тур. | Max. | Units |
|-------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|-------|
| Thermal Characteristics SOIC8 Package                                                                 |                       |      |      |      |       |
| Thermal Resistance Virtual Junction to Ambient                                                        | $R_{thvJA}$           | _    | 145  | _    | K/W   |
| Thermal Shutdown of the Bus Drivers for ATA6564-GAQW1 (Grade 1)                                       | $T_{vJsd}$            | 150  | _    | 195  | °C    |
| Thermal Shutdown of the Bus Drivers for ATA6564-GAQW0 (Grade 0)                                       | $T_{vJsd}$            | 170  | _    | 195  | °C    |
| Thermal Shutdown Hysteresis                                                                           | T <sub>vJsd_hys</sub> | _    | 15   |      | °C    |
| Thermal Characteristics VDFN8 Package                                                                 |                       |      |      |      |       |
| Thermal Resistance Virtual Junction to Heat Slug                                                      | $R_{thvJC}$           | _    | 10   |      | K/W   |
| Thermal Resistance Virtual Junction to Ambient, where Heat Slug is soldered to PCB according to JEDEC | R <sub>thvJA</sub>    | _    | 50   |      | K/W   |
| Thermal Shutdown of the Bus Drivers for ATA6564-GBQW1 (Grade 1)                                       | $T_{vJsd}$            | 150  | _    | 195  | °C    |
| Thermal Shutdown of the Bus Drivers for ATA6564-GBQW0 (Grade 0)                                       | T <sub>vJsd</sub>     | 170  | _    | 195  | °C    |
| Thermal Shutdown Hysteresis                                                                           | T <sub>vJsd_hys</sub> | _    | 15   | _    | °C    |

FIGURE 2-1: TIMING TEST CIRCUIT FOR THE ATA6564 CAN TRANSCEIVER



FIGURE 2-2: CAN TRANSCEIVER TIMING DIAGRAM 1





# 3.0 PACKAGING INFORMATION

# 3.1 Package Marking Information

8-Lead SOIC



8-Lead VDFN 3 X 3 mm



Example

Grade 0



Grade 1



Example

Grade 0

\_\_\_

Grade 1



**Legend:** XX...X Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

e3 Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

can be found on the outer packaging for this package.

In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

Note:

# 8-Lead Plastic Small Outline (OA) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-057-OA Rev F Sheet 1 of 2

# 8-Lead Plastic Small Outline (OA) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units     | MILLIMETERS |          |      |  |
|--------------------------|-----------|-------------|----------|------|--|
| Dimension Limi           |           | MIN         | NOM      | MAX  |  |
| Number of Pins           | N         |             | 8        |      |  |
| Pitch                    | е         |             | 1.27 BSC |      |  |
| Overall Height           | Α         | ı           | -        | 1.75 |  |
| Molded Package Thickness | A2        | 1.25        | -        | -    |  |
| Standoff §               | A1        | 0.10        | -        | 0.25 |  |
| Overall Width            | E         | 6.00 BSC    |          |      |  |
| Molded Package Width     | E1        | 3.90 BSC    |          |      |  |
| Overall Length           | D         | 4.90 BSC    |          |      |  |
| Chamfer (Optional)       | h         | 0.25        | -        | 0.50 |  |
| Foot Length              | L         | 0.40        | -        | 1.27 |  |
| Footprint                | L1        | 1.04 REF    |          |      |  |
| Foot Angle               | $\varphi$ | 0°          | -        | 8°   |  |
| Lead Thickness           | С         | 0.17        | -        | 0.25 |  |
| Lead Width               | b         | 0.31        | -        | 0.51 |  |
| Mold Draft Angle Top     | α         | 5°          | -        | 15°  |  |
| Mold Draft Angle Bottom  | β         | 5°          | -        | 15°  |  |

#### Notes:

Note:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-057-OA Rev F Sheet 2 of 2

# 8-Lead Plastic Small Outline (OA) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                         | Units            | MILLIMETERS |      |      |
|-------------------------|------------------|-------------|------|------|
| Dimension               | Dimension Limits |             |      | MAX  |
| Contact Pitch           | Е                | 1.27 BSC    |      |      |
| Contact Pad Spacing     | С                |             | 5.40 |      |
| Contact Pad Width (X8)  | X1               |             |      | 0.60 |
| Contact Pad Length (X8) | Y1               |             |      | 1.55 |

#### Notes:

Dimensioning and tolerancing per ASME Y14.5M
 BSC: Basic Dimension. Theoretically exact value shown without tolerances.

icordically exact value shown without tolerances.

Microchip Technology Drawing C04-2057-OA Rev F





#### Notes:



## 

#### 



NOTES:

### APPENDIX A: REVISION HISTORY

#### **Revision D (December 2021)**

The following is the list of modifications:

- Updated the SOIC and VDFN package drawings in Section 3.0, Packaging Information
- Updated parameter "Supply Current in Silent Mode" in "Electrical Characteristics"
- · Minor typographical edits

# **Revision C (August 2019)**

The following is the list of modifications:

- Updated TABLE 2-1: "Temperature Specifications"
- Added test conditions at several parameters in "Electrical Characteristics"

# Revision B (July 2017)

The following is the list of modifications:

- Added the new device ATA6564-GBQW0 and updated the related information across the document
- Updated ATA6564 Family Members Table.
- Corrected "Electrical Characteristics"
- Updated TABLE 2-1: Temperature Specifications
- Updated the VDFN8 package drawing and added a Grade 0 package example to Section 3.1,
   Package Marking Information
- Added a ATA6564-GBQW0 example to "Product Identification System" section
- · Various typographical edits

### **Revision A (June 2017)**

· Original release of this document



NOTES:

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO. XX<br>Device Pack               | age 1    |       | and Reel Package directives Temperatur<br>tion classification Range         |
|------------------------------------------|----------|-------|-----------------------------------------------------------------------------|
| Device:                                  | ATA      | 6564: | High-speed CAN Transceiver with Silent<br>Mode CAN FD Ready                 |
| Package:                                 | GA<br>GB |       | 8-Lead SOIC<br>8-Lead VDFN                                                  |
| Tape and Reel<br>Option:                 | Q        | =     | 330 mm diameter Tape and Reel                                               |
| Package<br>directives<br>classification: | W        | =     | Package according to RoHS <sup>(2)</sup>                                    |
| Temperature Range:                       | 0<br>1   | =     | Temperature Grade 0 (-40°C to +150°C) Temperature Grade 1 (-40°C to +125°C) |

#### Examples:

a) ATA6564-GAQW0: ATA6564, 8-Lead SOIC,

Tape and Reel, package according to RoHS, Temperature Grade 0

b) ATA6564-GBQW0: ATA6564, 8-Lead VDFN,

Tape and Reel, package according to RoHS, Temperature Grade 0

c) ATA6564-GAQW1: ATA6564, 8-Lead SOIC,

Tape and Reel, package according to RoHS, Temperature Grade 1

d) ATA6564-GBQW1: ATA6564, 8-Lead VDFN,

Tape and Reel, package according to RoHS, Temperature Grade 1

Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.

2: RoHS compliant, Maximum concentration value of 0.09% (900 ppm) for Bromine (Br) and Chlorine (CI) and less than 0.15% (1500 ppm) total Bromine (Br) and Chlorine (CI) in any homogeneous material. Maximum concentration value of 0.09% (900 ppm) for Antimony (Sb) in any homogeneous material.



NOTES:

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the LLS A

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017-2021, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-5224-9512-3



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423

Fax: 972-818-2924 **Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323

Fax: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820