## Data Sheet

## FEATURES

Small signal bandwidth: $\mathbf{2 6 0} \mathbf{~ M H z}$
Ultralow power 1.25 mA
Extremely low harmonic distortion
-122 dB THD at 50 kHz
-96 dB THD at 1 MHz
Low input voltage noise: $3.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
0.35 mV maximum offset voltage

Balanced outputs
Settling time to 0.1\%: 34 ns
Rail-to-rail output: $-V_{s}+0.1 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{s}}-\mathbf{0 . 1} \mathrm{V}$
Adjustable output common-mode voltage
Flexible power supplies: 3 V to 7 V (LFCSP)
Disable pin to reduce power consumption
ADA4940-1 is available in LFCSP and SOIC packages

## APPLICATIONS

Low power PuISAR ${ }^{\oplus} /$ SAR ADC drivers
Single-ended-to-differential conversion
Differential buffers

## Line drivers

Medical imaging
Industrial process controls
Portable electronics

## GENERAL DESCRIPTION

The ADA4940-1/ADA4940-2 are low noise, low distortion fully differential amplifiers with very low power consumption. They are an ideal choice for driving low power, high resolution, high performance SAR and sigma-delta ( $\Sigma-\Delta$ ) analog-to-digital converters (ADCs) with resolutions up to 16 bits from dc to 1 MHz on only 1.25 mA of quiescent current. The adjustable level of the output common-mode voltage allows the ADA4940-1/ ADA4940-2 to match the input common-mode voltage of multiple ADCs. The internal common-mode feedback loop provides exceptional output balance, as well as suppression of even-order harmonic distortion products.
With the ADA4940-1/ADA4940-2, differential gain configurations are easily realized with a simple external feedback network of four resistors determining the closed-loop gain of the amplifier. The ADA4940-1/ADA4940-2 are fabricated using Analog Devices, Inc., SiGe complementary bipolar process, enabling them to achieve very low levels of distortion with an input voltage noise of only $3.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. The low dc offset and excellent dynamic performance of the ADA4940-1/ADA4940-2 make them well suited for a variety of data acquisition and signal processing applications.

## Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result fromits use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.


Figure 2. ADA4940-1 Driving the AD7982 ADC
The ADA4940-1 is available in a Pb -free, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$, 16 -lead LFCSP, and an 8-lead SOIC. The ADA4940-2 is available in a Pbfree, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$, 24-lead LFCSP. The pinout is optimized to facilitate printed circuit board (PCB) layout and minimize distortion. The ADA4940-1/ADA4940-2 are specified to operate over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range.
Table 1. Similar Products to the ADA4940-1/ADA4940-2

| Product | Isupply <br> $(\mathbf{m A})$ | Bandwidth <br> $(\mathbf{M H z})$ | Slew Rate <br> $(\mathbf{V} / \mathbf{\mu s})$ | Noise <br> $(\mathbf{n V} / \sqrt{ } \mathbf{H z})$ |
| :--- | :--- | :--- | :--- | :--- |
| AD8137 | 3 | 110 | 450 | 8.25 |
| ADA4932-x | 9 | 560 | 2800 | 3.6 |
| ADA4941-1 | 2.2 | 31 | 22 | 5.1 |

Table 2. Complementary Products to the ADA4940-1/ADA4940-2

| Product | Power <br> (mW) | Throughput <br> (MSPS) | Resolution <br> (Bits) | SNR <br> (dB) |
| :--- | :--- | :--- | :--- | :--- |
| AD7982 | 7.0 | 1 | 18 | 98 |
| AD7984 | 10.5 | 1.333 | 18 | 96.5 |
| AD7621 | 65 | 3 | 16 | 88 |
| AD7623 | 45 | 1.333 | 16 | 88 |

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## TABLE OF CONTENTS

Features ..... 1
Applications .....
General Description ..... 1
Functional Block Diagrams. .....  1
Revision History ..... 2
Specifications ..... 3
$\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}$. .....  3
$\mathrm{V}_{\mathrm{s}}=3 \mathrm{~V}$. ..... 5
Absolute Maximum Ratings .....  7
Thermal Resistance ..... 7
Maximum Power Dissipation .....  7
ESD Caution .....  7
Pin Configurations and Function Descriptions .....  8
Typical Performance Characteristics ..... 10
Test Circuits. ..... 19
Terminology ..... 20
Definition of Terms ..... 20
Theory of Operation ..... 21
REVISION HISTORY
3/12-Rev. A to Rev. B
Reorganized Layout. Universal
Added ADA4940-1 8-Lead SOIC Package ..... Universal
Changes to Features Section, Table 1, and Figure 1; Replaced Figure 2 ..... 1
Changed $\mathrm{V}_{\mathrm{s}}= \pm 2 \mathrm{~V}($ or $+5 \mathrm{~V})$ Section to $\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}$
Section ..... 3
Changes to $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ Section and Table 3 ..... 3
Changes to Table 4 and Table 5 ..... 4
Changes to $\mathrm{V}_{\mathrm{s}}=3 \mathrm{~V}$ Section and Table 6 .....  5
Changes to Table 7 and Table 8. ..... 6
Added Figure 5 and Table 12, Renumbered Sequentially ..... 9
Changes to Figure 7, Figure 8, and Figure 9. ..... 10
Added Figure 15 and Figure 18; Changes to Figure 13,
Figure 14, and Figure 16 ..... 11
Changes to Figure 19 and Figure 20 ..... 12
Changes to Figure 25, Figure 26, and Figure 27; Added Figure 28, Figure 29, and Figure 30 ..... 13
Changes to Figure 31, Figure 32, Figure 33, Figure 34, Figure 35,and Figure 3614
Changes to Figure 37, Figure38, Figure 39, and Figure 41. ..... 15
Changes to Figure 49, Figure 50, and Figure 51 ..... 17
Added Figure 55 and Figure 57. ..... 18
Changes to Differential Vos, Differential CMRR, and V осм
CMRR Section ..... 20
Changes to Calculating the Input Impedance of an Application
Applications Information ..... 22
Analyzing an Application Circuit ..... 22
Setting the Closed-Loop Gain ..... 22
Estimating the Output Noise Voltage ..... 22
Impact of Mismatches in the Feedback Networks ..... 23
Calculating the Input Impedance of an Application Circuit 23Input Common-Mode Voltage Range24
Input and Output Capacitive AC Coupling ..... 25
Setting the Output Common-Mode Voltage ..... 25
$\overline{\text { DISABLE Pin }}$ ..... 25
Driving a Capacitive Load ..... 25
Driving a High Precision ADC ..... 26
Layout, Grounding, and Bypassing. ..... 27
ADA4940-1 LFCSP Example. ..... 27
Outline Dimensions ..... 28
Ordering Guide ..... 29
Circuit Section ..... 23
Changes to Figure 71 ..... 25
Changes to Driving a High Precision ADC Section and Figure 73 ..... 26
Changed ADA4940-1 Example Section to ADA4940-1 LFCSP Example Section ..... 27
Changes to Ordering Guide ..... 29
12/11—Rev. 0 to Rev. A
Changes to Features Section, General DescriptionSection, Table 1 1
Replaced Figure 1 and Figure 2 .....  1
Changes to $\mathrm{V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$ (or +5 V ) Section and Table 3 ..... 3
Changes to Table 6 .....  .5
Replaced Figure 7, Figure 8, Figure 9, and Figure 10 .....  9
Replaced Figure 14, Figure 15, and Figure 17 ..... 10
Replaced Figure 24 and Figure 27 ..... 12
Changes to Figure 37 ..... 14
Replaced Figure 43 and Figure 46 ..... 15
Replaced Figure 53 ..... 18
Changes to Estimating the Output Noise Voltage Section, Table 14, Table 15, and Calculating the Input Impedance of an Application Circuit Section ..... 21
Changes to Input Common-Mode Voltage Range Section. ..... 22
Changes to Driving a High Precision ADC Section and Figure 65 ..... 24
10/11-Revision 0: Initial Version

## SPECIFICATIONS

## $V_{s}=5 \mathrm{~V}$

$V_{\text {OCM }}=$ Mid Supply, $\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=1 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, LFCSP package, unless otherwise noted. $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (See Figure 61 for the definition of terms.)
$+D_{\text {IN }}$ or $-D_{\text {IN }}$ to Vout, dm Performance
Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> -3 dB Large Signal Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to $0.1 \%$ Overdrive Recovery Time | $V_{\text {out, }} \mathrm{dm}=0.1 \mathrm{Vp-p,G}=1$ <br> Vout, dm $=0.1 \mathrm{~V}$ p-p, $\mathrm{G}=2$ <br> $\mathrm{V}_{\text {out }, \mathrm{dm}}=0.1 \mathrm{~V}$ p-p, $\mathrm{G}=5$ <br> $\mathrm{V}_{\text {out, } \mathrm{dm}}=2 \mathrm{Vp-p,G}=1$ <br> Vout, $\mathrm{dm}=2 \mathrm{Vp-p,G}=2$ <br> Vout, $\mathrm{dm}=2 \mathrm{Vp-p,G}=5$ <br> $V_{\text {out }, d m}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{G}=1$ and $\mathrm{G}=2$ <br> $\mathrm{V}_{\text {out, } \mathrm{dm}}=2 \mathrm{~V}$ step <br> Vout, dm $=2 \mathrm{~V}$ step <br> $\mathrm{G}=2, \mathrm{~V}_{\mathrm{IN}, \mathrm{dm}}=6 \mathrm{~V} \mathrm{p}-\mathrm{p}$, triangle wave |  | $\begin{aligned} & 260 \\ & 220 \\ & 75 \\ & 25 \\ & 22 \\ & 19 \\ & 14.5 \\ & 95 \\ & 34 \\ & 86 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/HARMONIC PERFORMANCE HD2/HD3 <br> IMD3 <br> Input Voltage Noise Input Current Noise Crosstalk |  |  | $\begin{aligned} & -125 /-118 \\ & -123 /-126 \\ & -124 /-117 \\ & -102 /-96 \\ & -100 /-92 \\ & -99 \\ & 3.9 \\ & 0.81 \\ & -110 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Offset Voltage <br> Input Offset Voltage Drift <br> Input Bias Current <br> Input Bias Current Drift <br> Input Offset Current <br> Input Common-Mode Voltage Range <br> Input Resistance <br> Input Capacitance <br> Common-Mode Rejection Ratio (CMRR) Open-Loop Gain | $\mathrm{V}_{\mathrm{IP}}=\mathrm{V}_{\mathbb{I}}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> Differential <br> Common mode <br> $\Delta \mathrm{V}_{\mathrm{os}, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{cm},} \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{cm}}= \pm 1 \mathrm{~V} \mathrm{dc}$ | $\begin{aligned} & -0.35 \\ & -1.6 \\ & -500 \\ & \\ & \\ & 86 \\ & 91 \end{aligned}$ | $\begin{aligned} & \pm 0.06 \\ & 1.2 \\ & -1.1 \\ & -4.5 \\ & \pm 50 \\ & -V_{s}-0.2 \text { to } \\ & +V_{s}-1.2 \\ & 33 \\ & 50 \\ & 1 \\ & 119 \\ & 99 \end{aligned}$ | $+0.35$ $+500$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ <br> nA <br> V <br> k $\Omega$ <br> $\mathrm{M} \Omega$ <br> pF <br> dB <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Linear Output Current Output Balance Error | Each single-ended output $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=22 \Omega, \text { SFDR }=-60 \mathrm{dBc} \\ & \mathrm{f}=1 \mathrm{MHz}, \Delta \mathrm{~V}_{\mathrm{out}, \mathrm{~cm}} / \Delta \mathrm{V}_{\text {out, dm }} \end{aligned}$ | $\begin{aligned} & -V_{s}+0.1 \text { to } \\ & +V_{s}-0.1 \end{aligned}$ | $\begin{aligned} & -V_{s}+0.07 \text { to } \\ & +V_{s}-0.07 \\ & 46 \\ & -65 \end{aligned}$ |  | V <br> mA peak dB |

## ADA4940-1/ADA4940-2

## $V_{\text {ocm }}$ to $V_{\text {out, ст }}$ Performance

Table 4.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Vосм DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> -3 dB Large Signal Bandwidth <br> Slew Rate <br> Input Voltage Noise <br> Gain | $\begin{aligned} & \text { Vout }, \mathrm{cm}=0.1 \mathrm{~V} \text { p-p } \\ & \text { Vout }_{\mathrm{cm}}=1 \mathrm{~V} \text { p-p } \\ & \text { Vout }, \mathrm{cm}=1 \mathrm{~V} \text { p-p } \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \Delta \mathrm{~V}_{\text {OUT, } \mathrm{cm}} / \Delta \mathrm{V}_{\text {OCM }}, \Delta \mathrm{V}_{\text {OCM }}= \pm 1 \mathrm{~V} \end{aligned}$ | 0.99 | $\begin{aligned} & 36 \\ & 29 \\ & 52 \\ & 83 \\ & 1 \end{aligned}$ | 1.01 | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> V/V |
| Vосм CHARACTERISTICS <br> Input Common-Mode Voltage Range <br> Input Resistance <br> Offset Voltage Input Offset Voltage Drift Input Bias Current CMRR | $\mathrm{V}_{\mathrm{OS}, \mathrm{~cm}}=\mathrm{V}_{\mathrm{OUT}, \mathrm{~cm}}-\mathrm{V}_{\mathrm{OCM}} ; \mathrm{V}_{\mathrm{IP}}=\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ $\Delta \mathrm{V}_{\mathrm{OS}, \mathrm{dm}} / \Delta \mathrm{V}_{\text {OCM }}, \Delta \mathrm{V}_{\text {OCM }}= \pm 1 \mathrm{~V}$ | $\begin{aligned} & -6 \\ & -7 \\ & 86 \end{aligned}$ | $\begin{aligned} & -V_{s}+0.8 \text { to } \\ & +V_{s}-0.7 \\ & 250 \\ & \pm 1 \\ & 20 \\ & +4 \\ & 100 \end{aligned}$ | +6 +7 | $\mathrm{k} \Omega$ <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> dB |

## General Performance

Table 5.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current per Amplifier Quiescent Current Drift $\begin{aligned} & + \text { +PSRR } \\ & \text {-PSRR } \end{aligned}$ | LFCSP <br> SOIC <br> Enabled <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> Disabled <br> $\Delta \mathrm{V}_{\mathrm{os}, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}_{\mathrm{s}}=1 \mathrm{~V} \mathrm{p}-\mathrm{p}$ <br> $\Delta V_{\mathrm{os}, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}_{\mathrm{s}}=1 \mathrm{~V} \mathrm{p}-\mathrm{p}$ | $\begin{aligned} & 3 \\ & 3 \\ & 1.05 \\ & \\ & 80 \\ & 80 \end{aligned}$ | 1.25 <br> 4.25 <br> 13.5 <br> 90 <br> 96 | $\begin{aligned} & 7 \\ & 6 \\ & 1.38 \\ & 28.5 \end{aligned}$ | V <br> V <br> mA <br> $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| DISABLE ( $\overline{\text { DISABLE }}$ PIN) <br> $\overline{\text { DISABLE }}$ Input Voltage <br> Turn-Off Time <br> Turn-On Time <br> $\overline{\text { DISABLE }}$ Pin Bias Current per Amplifier <br> Enabled <br> Disabled | Disabled <br> Enabled $\begin{aligned} & \overline{\mathrm{DISABLE}}=+2.5 \mathrm{~V} \\ & \overline{\mathrm{DISABLE}}=-2.5 \mathrm{~V} \end{aligned}$ | -10 | $\begin{aligned} & \leq\left(-V_{s}+1\right) \\ & \geq\left(-V_{s}+1.8\right) \\ & 10 \\ & 0.6 \\ & \\ & 2 \\ & -5 \end{aligned}$ | 5 | V <br> V <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

$$
\mathbf{V}_{\mathrm{s}}=\mathbf{3} \mathbf{V}
$$

Vocm $=$ Mid Supply, $\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=1 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, LFCSP package, unless otherwise noted. $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (See Figure 61 for the definition of terms.)

## $+D_{\text {IN }}$ or $-D_{\text {IN }}$ to $V_{\text {out, dm }}$ Performance

Table 6.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |
| -3 dB Small Signal Bandwidth | Vout, $\mathrm{dm}=0.1 \mathrm{Vp-p}$ |  | 240 |  | MHz |
|  | Vout, dm $=0.1 \mathrm{~V}$ p-p, $\mathrm{G}=2$ |  | 200 |  | MHz |
|  | $\mathrm{V}_{\text {out, }} \mathrm{dm}=0.1 \mathrm{~V}$ p-p, $\mathrm{G}=5$ |  | 70 |  | MHz |
| -3dB Large Signal Bandwidth | $\mathrm{V}_{\text {out, }} \mathrm{dm}=2 \mathrm{~V}$ p-p |  | 24 |  | MHz |
|  | Vout, dm $=2 \mathrm{Vp-p}, \mathrm{G}=2$ |  | 20 |  | MHz |
|  | $\mathrm{V}_{\text {out, } \mathrm{dm}}=2 \mathrm{Vp-p,G}=5$ |  | 17 |  | MHz |
| Bandwidth for 0.1 dB Flatness | $\mathrm{V}_{\text {OUT, }} \mathrm{dm}=0.1 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 14 |  | MHz |
| Slew Rate | $\mathrm{V}_{\text {out, }} \mathrm{dm}=2 \mathrm{~V}$ step |  | 90 |  | V/ $/ \mathrm{s}$ |
| Settling Time to 0.1\% | $\mathrm{V}_{\text {out, } \mathrm{dm}}=2 \mathrm{~V}$ step |  | 37 |  | ns |
| Overdrive Recovery Time | $\mathrm{G}=2, \mathrm{~V} \mathrm{IN}, \mathrm{dm}=3.6 \mathrm{~V} \mathrm{p}-\mathrm{p}$, triangle wave |  | 85 |  | ns |
| NOISE/HARMONIC PERFORMANCE |  |  |  |  |  |
| HD2/HD3 |  | -115/-121 |  |  | dBc |
|  | Vout, $\mathrm{dm}=2 \mathrm{Vp-p}, \mathrm{fc}_{\mathrm{c}}=1 \mathrm{MHz}$ (HD2/HD3) | -104/-96 |  |  | dBC |
| IMD3 | $\mathrm{V}_{\text {out, } \mathrm{dm}}=2 \mathrm{Vp-p}, \mathrm{f}_{1}=1.9 \mathrm{MHz}, \mathrm{f}_{2}=2.1 \mathrm{MHz}$ | -98 |  |  | dBc |
| Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ | 3.9 |  |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Input Current Noise | $\mathrm{f}=100 \mathrm{kHz}$ | 0.84 |  |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| Crosstalk | $\mathrm{V}_{\text {out, } \mathrm{dm}}=2 \mathrm{Vp-p}, \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}$ | -110 |  |  | dB |
| INPUT CHARACTERISTICS |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{V}_{\text {IP }}=\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OCM }}=1.5 \mathrm{~V}$ | -0.4 | $\pm 0.06$ | +0.4 | mV |
| Input Offset Voltage Drift | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | 1.2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  | -1.6 | -1.1 |  | $\mu \mathrm{A}$ |
| Input Bias Current Drift | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | -4.5 |  | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  | -500 | $\pm 50$ | +500 | nA |
| Input Common-Mode Voltage Range |  |  | $\begin{aligned} & -V_{s}-0.2 \text { to } \\ & +V_{s}-1.2 \end{aligned}$ |  | V |
| Input Resistance | Differential |  | 33 |  | $\mathrm{k} \Omega$ |
|  | Common mode |  | 50 |  | $\mathrm{M} \Omega$ |
| Input Capacitance |  |  | 1 |  | pF |
| Common-Mode Rejection Ratio (CMRR) | $\Delta \mathrm{V}_{\text {OS, }} \mathrm{dm} / \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{cm}}, \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{cm}}= \pm 0.25 \mathrm{~V} \mathrm{dc}$ | 86 | 114 |  | dB |
| Open-Loop Gain |  | 91 | 99 |  | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Output Voltage Swing | Each single-ended output | $\begin{aligned} & -V_{s}+0.08 \text { to } \\ & +V_{s}-0.08 \end{aligned}$ | $\begin{aligned} & -V_{s}+0.04 \text { to } \\ & +V_{s}-0.04 \end{aligned}$ |  |  |
| Linear Output Current | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{RL}_{\mathrm{L}, \mathrm{dm}}=26 \Omega, \mathrm{SFDR}=-60 \mathrm{dBc}$ |  |  |  | mA peak |
| Output Balance Error | $\mathrm{f}=1 \mathrm{MHz}, \Delta \mathrm{Vout}_{\text {cm }} / \Delta \mathrm{Vout}, \mathrm{dm}$ |  |  | -60 |  |

## $V_{\text {ocm }}$ to $V_{\text {out, cm }}$ Performance

Table 7.

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Test Conditions/Comments \& Min \& Typ \& Max \& Unit \\
\hline \begin{tabular}{l}
Vосм DYNAMIC PERFORMANCE \\
-3 dB Small Signal Bandwidth \\
-3 dB Large Signal Bandwidth \\
Slew Rate \\
Input Voltage Noise \\
Gain
\end{tabular} \& \[
\begin{aligned}
\& \text { Vout }, \mathrm{cm}=0.1 \mathrm{~V} \text { p-p } \\
\& \mathrm{V}_{\text {out }, \mathrm{cm}}=1 \mathrm{~V} \text { p-p } \\
\& \text { Vout, } \mathrm{cm}=1 \mathrm{~V} \mathrm{p-p} \\
\& \mathrm{f}=100 \mathrm{kHz} \\
\& \Delta \mathrm{~V}_{\text {out }, \mathrm{cm}} / \Delta \mathrm{V}_{\text {ocm }}, \Delta \mathrm{V}_{\text {ocm }}= \pm 0.25 \mathrm{~V} \\
\& \hline
\end{aligned}
\] \& 0.99 \& \[
\begin{aligned}
\& 36 \\
\& 26 \\
\& 48 \\
\& 92 \\
\& 1
\end{aligned}
\] \& 1.01 \& \begin{tabular}{l}
MHz \\
MHz \\
V/ \(\mu \mathrm{s}\) \\
\(\mathrm{nV} / \sqrt{ } \mathrm{Hz}\) \\
V/N
\end{tabular} \\
\hline \begin{tabular}{l}
Vосм CHARACTERISTICS \\
Input Common-Mode Voltage Range \\
Input Resistance \\
Offset Voltage Input Offset Voltage Drift Input Bias Current CMRR
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{OS}, \mathrm{cm}}=\mathrm{V}_{\text {OUT, } \mathrm{cm}}-\mathrm{V}_{\mathrm{OCM}} ; \mathrm{V}_{\mathrm{IP}}=\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{OCM}}=1.5 \mathrm{~V}\) \\
\(\mathrm{T}_{\text {min }}\) to \(\mathrm{T}_{\text {max }}\)
\[
\Delta \mathrm{V}_{\mathrm{OS}, \mathrm{dm}} / \Delta \mathrm{V}_{\text {OCM }}, \Delta \mathrm{V}_{\text {OCM }}= \pm 0.25 \mathrm{~V}
\]
\end{tabular} \& -7

-5

80 \& $$
\begin{aligned}
& -V_{s}+0.8 \text { to } \\
& +V_{s}-0.7 \\
& 250 \\
& \pm 1 \\
& 20 \\
& +1 \\
& 100
\end{aligned}
$$ \& +7

+5 \& | V |
| :--- |
| k $\Omega$ |
| mV |
| $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mu \mathrm{A}$ |
| dB | <br>

\hline
\end{tabular}

## General Performance

Table 8.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |  |  |
| Operating Range | LFCSP | 3 |  | 7 | V |
|  | SOIC | 3 |  | 6 | V |
| Quiescent Current per Amplifier | Enabled | 1 | 1.18 | 1.33 | mA |
|  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | 4.25 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
|  | Disabled |  | 7 | 22 | $\mu \mathrm{A}$ |
| +PSRR | $\Delta \mathrm{V}_{\mathrm{os}, \mathrm{dm} /} / \Delta \mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}_{\mathrm{s}}=0.25 \mathrm{~V}$ p-p | 80 | 90 |  | dB |
| -PSRR | $\Delta \mathrm{V}_{\mathrm{os}, \mathrm{dm} /} / \Delta \mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}_{\mathrm{s}}=0.25 \mathrm{~V}$ p-p | 80 | 96 |  | dB |
| DISABLE ( $\overline{\text { DISABLE }}$ PIN) |  |  |  |  |  |
| $\overline{\text { DISABLE }}$ Input Voltage | Disabled |  | $\leq\left(-V_{s}+1\right)$ |  | V |
|  | Enabled |  | $\geq\left(-V_{s}+1.8\right)$ |  | V |
| Turn-Off Time |  |  | 16 |  | $\mu \mathrm{s}$ |
| Turn-On Time |  |  | 0.6 |  | $\mu \mathrm{s}$ |
| $\overline{\text { DISABLE }}$ Pin Bias Current per Amplifier |  |  |  |  |  |
| Enabled | $\overline{\text { DISABLE }}=+3 \mathrm{~V}$ |  | 0.3 | 1 | $\mu \mathrm{A}$ |
| Disabled | $\overline{\text { DISABLE }}=0 \mathrm{~V}$ | -6 | -3 |  | $\mu \mathrm{A}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 9.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 8 V |
| Vocm | $\pm \mathrm{V} \mathrm{s}$ |
| Differential Input Voltage | 1.2 V |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| ESD |  |
| $\quad$ Field Induced Charged Device Model (FICDM) | 1250 V |
| $\quad$ Human Body Model (HBM) | 2000 V |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for the device soldered on a circuit board in still air.

Table 10.

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead SOIC (Single)/4-Layer Board | 158 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead LFCSP (Single)/4-Layer Board | 91.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 24-Lead LFCSP (Dual)/4-Layer Board | 65.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation in the ADA4940-1/ ADA4940-2 packages is limited by the associated rise in junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4940-1/ADA4940-2. Exceeding a junction temperature of $150^{\circ} \mathrm{C}$ for an extended period can result in changes in the silicon devices, potentially causing failure.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power dissipation is the voltage between the supply pins ( $\pm \mathrm{V}_{\mathrm{s}}$ ) times the quiescent current $\left(\mathrm{I}_{\mathrm{s}}\right)$. The load current consists of the differential and common-mode currents flowing to the load, as well as currents flowing through the external feedback networks and internal common-mode feedback loop. The internal resistor tap used in the common-mode feedback loop places a negligible differential load on the output. RMS voltages and currents should be considered when dealing with ac signals.

Airflow reduces $\theta_{\mathrm{IA}}$. In addition, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduces the $\theta_{\mathrm{JA}}$.
Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 8-lead SOIC $\left(\theta_{\mathrm{JA}}=\right.$ $158^{\circ} \mathrm{C} / \mathrm{W}$, single) the 16-lead LFCSP $\left(\theta_{J A}=91.3^{\circ} \mathrm{C} / \mathrm{W}\right.$, single $)$ and 24-lead LFCSP $\left(\theta_{J A}=65.1^{\circ} \mathrm{C} / \mathrm{W}\right.$, dual) packages on a JEDEC standard 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 3. Maximum Safe Power Dissipation vs. Ambient Temperature

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. ADA4940-1 Pin Configuration (16-Lead LFCSP)

Table 11. ADA4940-1 Pin Function Descriptions (16-Lead LFCSP)

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | -FB | Negative Output for Feedback Component Connection. |
| 2 | +IN | Positive Input Summing Node. |
| 3 | -IN | Negative Input Summing Node. |
| 4 | +FB | Positive Output for Feedback Component Connection. |
| 5 to 8 | +V ${ }_{\text {s }}$ | Positive Supply Voltage. |
| 9 | Vocm | Output Common-Mode Voltage. |
| 10 | +OUT | Positive Output for Load Connection. |
| 11 | -OUT | Negative Output for Load Connection. |
| 12 | $\overline{\text { DISABLE }}$ | Disable Pin. |
| 13 to 16 | -Vs | Negative Supply Voltage. |
|  | Exposed paddle (EPAD) | Connect the exposed pad to $-\mathrm{V}_{\mathrm{s}}$ or ground. |

Figure 5.ADA4940-1 Pin Configuration (SOIC)


Table 12. ADA4940-1 Pin Function Descriptions (8-Lead

| SOIC) |  |  |
| :--- | :--- | :--- |
| Pin No. | Mnemonic | Description |
| 1 | - IN | Negative Input Summing Node. |
| 2 | Vocm | Output Common-Mode Voltage. |
| 3 | $+V_{s}$ | Positive Supply Voltage. |
| 4 | + OUT | Positive Output for Load <br> Connection. |
| 5 | - OUT | Negative Output for Load <br> Connection. |
| 6 | $-V_{s}$ | Negative Supply Voltage. <br> 7 |
| 8 | DISABLE | Disable Pin. |
| +IN | Positive Input Summing Node. |  |



Figure 6. ADA4940-2 Pin Configuration (24-Lead LFCSP)
Table 13. ADA4940-2 Pin Function Descriptions (24-Lead LFCSP)

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | -IN1 | Negative Input Summing Node 1. |
| 2 | +FB1 | Positive Output Feedback Pin 1. |
| 3,4 | +V ${ }_{\text {s } 1}$ | Positive Supply Voltage 1. |
| 5 | -FB2 | Negative Output Feedback Pin 2. |
| 6 | +IN2 | Positive Input Summing Node 2. |
| 7 | -IN2 | Negative Input Summing Node 2. |
| 8 | +FB2 | Positive Output Feedback Pin 2. |
| 9, 10 | $+\mathrm{V}_{52}$ | Positive Supply Voltage 2. |
| 11 | Vосм2 | Output Common-Mode Voltage 2. |
| 12 | +OUT2 | Positive Output 2. |
| 13 | -OUT2 | Negative Output 2. |
| 14 | DISABLE2 | Disable Pin 2. |
| 15, 16 | - $\mathrm{V}_{52}$ | Negative Supply Voltage 2. |
| 17 | Vocm1 | Output Common-Mode Voltage 1. |
| 18 | +OUT1 | Positive Output 1. |
| 19 | -OUT1 | Negative Output 1. |
| 20 | DISABLE1 | Disable Pin 1. |
| 21, 22 | - $\mathrm{V}_{51}$ | Negative Supply Voltage 1. |
| 23 | -FB1 | Negative Output Feedback Pin 1. |
| 24 | +IN1 | Positive Input Summing Node 1. |
|  | Exposed paddle (EPAD) | Connect the exposed pad to $-\mathrm{V}_{\mathrm{s}}$ or ground. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{S}= \pm 2.5 \mathrm{~V}, \mathrm{G}=1, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{T}}=52.3 \Omega$ (when used), $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, unless otherwise noted. See Figure 59 and Figure 60 for the test circuits.


Figure 7. Small Signal Frequency Response for Various Gains and Loads (LFCSP)


Figure 8. Small Signal Frequency Response for Various Supplies (LFCSP)


Figure 9. Small Signal Frequency Response for Various Temperatures (LFCSP)


Figure 10. Large Signal Frequency Response for Various Gains and Loads


Figure 11. Large Signal Frequency Response for Various Supplies


Figure 12. Large Signal Frequency Response for Various Temperatures


Figure 13. Small Signal Frequency Response for Various Packages


Figure 14. Small Signal Frequency Response at Various Vocm Levels (LFCSP)


Figure 15. Small Signal Frequency Response for Various Vocm (SOIC)


Figure 16. Large Signal Frequency Response for Various Packages


Figure 17. Large Signal Frequency Response at Various Vосм Levels


Figure 18. Small Signal Frequency Response for Various Packages and Loads


Figure 19. Small Signal Frequency Response for Various Capacitive Loads (LFCSP)


Figure 20.0.1 dB Flatness Small Signal Frequency Response for Various Gains and Loads (LFCSP)


Figure 21. Vосм Small Signal Frequency Response for Various Supplies


Figure 22. Large Signal Frequency Response for Various Capacitive Loads


Figure 23. 0.1 dB Flatness Large Signal Frequency Response for Various Gains and Loads


Figure 24. Vосм Large Signal Frequency Response for Various Supplies


Figure 25. Harmonic Distortion vs. Frequency for Various Gains (LFCSP)


Figure 26. Harmonic Distortion vs. Frequency for Various Loads (LFCSP)


Figure 27. Harmonic Distortion vs. Frequency for Various Supplies (LFCSP)


Figure 28. Harmonic Distortion vs. Frequency vs. Gain (SOIC)


Figure 29. Harmonic Distortion vs. Frequency for Various Loads (SOIC)


Figure 30. Harmonic Distortion vs. Frequency for Various Supplies (SOIC)


Figure 31. Spurious-Free Dynamic Range vs. Frequency at $R_{L}=200 \Omega$ and $R_{L}=1 \mathrm{k} \Omega$


Figure 32. Harmonic Distortion vs. Vocm for 100 kHz and 1 MHz , $\pm 2.5$ V Supplies (LFCSP)


Figure 33. Harmonic Distortion vs. Frequency for Various Vout, dm (LFCSP)


Figure 34. Harmonic Distortion vs. Vout, dm for Various Supplies, $f=1 \mathrm{MHz}$ (LFCSP)


Figure 35. Harmonic Distortion vs. Vocm for 100 kHz and 1 MHz, 3 V Supply (LFCSP)


Figure 36. Harmonic Distortion vs. Frequency for Various $R_{F}$ and $R_{G}(L F C S P)$


Figure 37. 2 MHz Intermodulation Distortion (LFCSP)


Figure 38. CMRR vs. Frequency


Figure 39. Output Balance vs. Frequency


Figure 40. Crosstalk vs. Frequency, ADA4940-2


Figure 41. PSRR vs. Frequency


Figure 42. Open-Loop Gain and Phase vs. Frequency


Figure 43. Output Overdrive Recovery, G=2


Figure 44. Voltage Noise Spectral Density, Referred to Input


Figure 45. $\overline{D I S A B L E}$ Pin Turn-Off Time


Figure 46. 0.1\% Settling Time


Figure 47. Closed-Loop Output Impedance Magnitude vs. Frequency, G=1


Figure 48. $\overline{\text { DISABLE }}$ Pin Turn-On Time


Figure 49. Small Signal Transient Response for Various Gains and Loads (LFCSP)


Figure 50. Small Signal Transient Response for Various Supplies (LFCSP)


Figure 51. Small Signal Transient Response for Various Capacitive Loads (LFCSP)


Figure 52. Large Signal Transient Response for Various Gains and Loads


Figure 53. Large Signal Transient Response for Various Supplies


Figure 54. Large Signal Transient Response for Various Capacitive Loads


Figure 55. Small Signal Transient Response for Various Packages, $C_{L}=0$ pF


Figure 56. Vосм Small Signal Transient Response


Figure 57. Small Signal Transient Response for Various Packages, $C_{L}=2 p F$


Figure 58. V осм Large Signal Transient Response

## TEST CIRCUITS



Figure 59. Equivalent Basic Test Circuit


Figure 60. Test Circuit for Distortion Measurements

## TERMINOLOGY

## DEFINITION OF TERMS



Figure 61. Circuit Definitions

## Differential Voltage

Differential voltage refers to the difference between two node voltages. For example, the differential output voltage (or equivalently, output differential mode voltage) is defined as

$$
V_{\text {OUT }, d m}=\left(V_{\text {+OUT }}-V_{\text {-OUT }}\right)
$$

where $V_{\text {+out }}$ and $V_{\text {-out }}$ refer to the voltages at the +OUT and -OUT terminals with respect to a common reference.
Similarly, the differential input voltage is defined as

$$
V_{I N, d m}=\left(+D_{I N}-\left(-D_{I N}\right)\right)
$$

## Common-Mode Voltage (CMV)

CMV refers to the average of two node voltages. The output common-mode voltage is defined as

$$
V_{\text {OUT, }, c m}=\left(V_{+ \text {OUT }}+V_{\text {-OUT }}\right) / 2
$$

Similarly, the input common-mode voltage is defined as
$V_{I N, c m}=\left(+\mathrm{D}_{\text {IN }}+\left(-\mathrm{D}_{\text {IN }}\right)\right) / 2$

## Common-Mode Offset Voltage

The common-mode offset voltage is defined as the difference between the voltage applied to the V VOCM terminal and the common mode of the output voltage.

$$
V_{O S, c m}=V_{\text {OUT }, c m}-V_{O C M}
$$

## Differential $V_{\text {os, }}$ Differential CMRR, and $V_{\text {осм }}$ CMRR

The differential mode and common-mode voltages each have their own error sources. The differential offset $\left(\mathrm{V}_{\mathrm{OS}, \mathrm{dm}}\right)$ is the voltage error between the + IN and -IN terminals of the amplifier. Differential CMRR reflects the change of $\mathrm{V}_{\mathrm{os}, \mathrm{dm}}$ in response to changes to the common-mode voltage at the input terminals $+\mathrm{D}_{\text {IN }}$ and $-\mathrm{D}_{\text {IN }}$.

$$
C M R R_{\text {DIFF }}=\frac{\Delta V_{I N, c m}}{\Delta V_{O S, d m}}
$$

$V_{\text {осм }}$ CMRR reflects the change of $\mathrm{V}_{\text {os, } \mathrm{dm}}$ in response to changes to the common-mode voltage at the output terminals.

$$
C M R R_{V_{\text {OCM }}}=\frac{\Delta V_{O C M}}{\Delta V_{O S, d m}}
$$

## Balance

Balance is a measure of how well the differential signals are matched in amplitude; the differential signals are exactly $180^{\circ}$ apart in phase. By this definition, the output balance is the magnitude of the output common-mode voltage divided by the magnitude of the output differential mode voltage.

$$
\text { Output Balance Error }=\left|\frac{V_{\text {OUT }, c m}}{V_{\text {OUT, dm }}}\right|
$$

## THEORY OF OPERATION

The ADA4940-1/ADA4940-2 are high speed, low power differential amplifiers fabricated on Analog Devices advanced dielectrically isolated SiGe bipolar process. They provide two closely balanced differential outputs in response to either differential or single-ended input signals. An external feedback network that is similar to a voltage feedback operational amplifier sets the differential gain. The output common-mode voltage is independent of the input common-mode voltage and is set by an external voltage at the Vосм terminal. The PNP input stage allows input common-mode voltages between the negative supply and 1.2 V below the positive supply. A rail-torail output stage supplies a wide output voltage range. The $\overline{\text { DISABLE }}$ pin can be used to reduce the supply current of the amplifier to $13.5 \mu \mathrm{~A}$.

Figure 62 shows the ADA4940-1/ADA4940-2 architecture. The differential feedback loop consists of the differential transconductance $G_{\text {DIFF }}$ working through the $G_{o}$ output buffers and the $\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}$ feedback networks. The common-mode feedback loop is set up with a voltage divider across the two differential outputs to create an output voltage midpoint and a commonmode transconductance, $\mathrm{G}_{\mathrm{cm}}$.


Figure 62. ADA4940-1/ADA4940-2 Architectural Block

The differential feedback loop forces the voltages at +IN and -IN to equal each other. This fact sets the following relationships:

$$
\begin{aligned}
\frac{+D_{I N}}{R_{G}} & =-\frac{V_{-O U T}}{R_{F}} \\
\frac{-D_{I N}}{R_{G}} & =-\frac{V_{+O U T}}{R_{F}}
\end{aligned}
$$

Subtracting the previous equations gives the relationship that shows $R_{F}$ and $R_{G}$ setting the differential gain.

$$
\left(V_{+ \text {out }}-V_{- \text {-out }}\right)=\left(+\mathrm{D}_{\mathrm{IN}}-\left(-\mathrm{D}_{\mathrm{IN}}\right)\right) \times \frac{R_{F}}{R_{G}}
$$

The common-mode feedback loop drives the output commonmode voltage that is sampled at the midpoint of the output voltage divider to equal the voltage at Vосм. This results in the following relationships:

$$
\begin{aligned}
& V_{+ \text {OUT }}=V_{\text {OCM }}+\frac{V_{\text {OUT }, d m}}{2} \\
& V_{\text {-OUT }}=V_{O C M}-\frac{V_{\text {OUT,dm }}}{2}
\end{aligned}
$$

Note that the differential amplifier's summing junction input voltages, + IN and -IN , are set by both the output voltages and the input voltages.

$$
\begin{aligned}
& V_{+I N}=+D_{I N}\left(\frac{R_{F}}{R_{F}+R_{G}}\right)+V_{-O U T}\left(\frac{R_{G}}{R_{F}+R_{G}}\right) \\
& V_{-I N}=-D_{I N}\left(\frac{R_{F}}{R_{F}+R_{G}}\right)+V_{+ \text {OUT }}\left(\frac{R_{G}}{R_{F}+R_{G}}\right)
\end{aligned}
$$

## APPLICATIONS INFORMATION

## ANALYZING AN APPLICATION CIRCUIT

The ADA4940-1/ADA4940-2 use open-loop gain and negative feedback to force their differential and common-mode output voltages in such a way as to minimize the differential and commonmode error voltages. The differential error voltage is defined as the voltage between the differential inputs labeled +IN and -IN (see Figure 61). For most purposes, this voltage can be assumed to be zero. Similarly, the difference between the actual output commonmode voltage and the voltage applied to $\mathrm{V}_{\text {осм }}$ can also be assumed to be zero. Starting from these two assumptions, any application circuit can be analyzed.

## SETTING THE CLOSED-LOOP GAIN

The differential mode gain of the circuit in Figure 61 can be determined by

$$
\left|\frac{V_{O U T, d m}}{V_{I N, d m}}\right|=\frac{R_{F}}{R_{G}}
$$

This assumes that the input resistors $\left(\mathrm{R}_{\mathrm{G}}\right)$ and feedback resistors ( $\mathrm{R}_{\mathrm{F}}$ ) on each side are equal.

## ESTIMATING THE OUTPUT NOISE VOLTAGE

The differential output noise of the ADA4940-1/ADA4940-2 can be estimated using the noise model in Figure 63. The input-referred noise voltage density, $\mathrm{v}_{\mathrm{nIN}}$, is modeled as a differential input, and the noise currents, $\mathrm{i}_{\mathrm{nIN}-}$ and $\mathrm{i}_{\mathrm{nIN}+}$, appear between each input and ground. The noise currents are assumed to be equal and produce a voltage across the parallel combination of the gain and feedback resistances. $\mathrm{V}_{\text {nСм }}$ is the noise voltage density at the Vосм pin. Each of the four resistors contributes $\left(4 \mathrm{kTR}_{x}\right)^{1 / 2}$. Table 14 summarizes the input noise sources, the multiplication factors, and the output-referred noise density terms. For more noise calculation information, go to the Analog Devices Differential Amplifier Calculator (DiffAmpCalc ${ }^{\text {rew }}$ ), click ADIDiffAmpCalculator.zip and follow the on-screen prompts.


Figure 63. ADA4940-1/ADA4940-2 Noise Model
As with conventional op amp, the output noise voltage densities can be estimated by multiplying the input-referred terms at +IN and -IN by the appropriate output factor, where:
$G_{N}=\frac{2}{\left(\beta_{1}+\beta_{2}\right)}$ is the circuit noise gain.
$\beta_{1}=\frac{R_{G 1}}{R_{F 1}+R_{G 1}}$ and $\beta_{2}=\frac{R_{G 2}}{R_{F 2}+R_{G 2}}$ are the feedback factors.
When $\mathrm{R}_{\mathrm{F} 1} / \mathrm{R}_{\mathrm{G} 1}=\mathrm{R}_{\mathrm{F} 2} / \mathrm{R}_{\mathrm{G} 2}$, then $\beta 1=\beta 2=\beta$, and the noise gain becomes

$$
G_{N}=\frac{1}{\beta}=1+\frac{R_{F}}{R_{G}}
$$

Note that the output noise from Vосм goes to zero in this case.
The total differential output noise density, $\mathrm{V}_{\mathrm{nOD}}$, is the root-sumsquare of the individual output noise terms.

$$
v_{n O D}=\sqrt{\sum_{i=1}^{8} v_{n O i}^{2}}
$$

Table 14. Output Noise Voltage Density Calculations

| Input Noise Contribution | Input Noise Term | Input Noise Voltage Density | Output Multiplication Factor | Output-Referred Noise Voltage Density Term |
| :---: | :---: | :---: | :---: | :---: |
| Differential Input | $\mathrm{V}_{\text {nin }}$ | $\mathrm{V}_{\mathrm{nin}}$ | $\mathrm{G}_{N}$ | $\mathrm{v}_{\mathrm{nO1}}=\mathrm{G}_{\mathrm{N}}\left(\mathrm{v}_{\mathrm{nIN}}\right)$ |
| Inverting Input | $\mathrm{i}_{\text {nin- }}$ | $\mathrm{i}_{\text {niN }-} \times\left(\mathrm{R}_{\mathrm{G2} 2}\| \| \mathrm{R}_{\mathrm{F} 2}\right)$ | $\mathrm{G}_{\mathrm{N}}$ | $\mathrm{V}_{\mathrm{nO2}}=\mathrm{G}_{\mathrm{N}}\left[\mathrm{i}_{\mathrm{nlN}-} \times\left(\mathrm{R}_{\mathrm{G} 2} \\| \mathrm{R}_{\mathrm{F} 2}\right)\right]$ |
| Noninverting Input | $\mathrm{in}_{\mathrm{nlN}+}$ | $\mathrm{in}_{\text {IN }+} \times\left(\mathrm{R}_{\mathrm{G} 1}\| \| \mathrm{R}_{\mathrm{F} 1}\right)$ | $\mathrm{G}_{N}$ | $\mathrm{V}_{\mathrm{nO3}}=\mathrm{G}_{N}\left[\mathrm{in}_{1 / \mathrm{N}+} \times\left(\mathrm{R}_{\mathrm{G} 1} \\| \mathrm{R}_{\mathrm{F} 1}\right)\right]$ |
| Vосм Input | $\mathrm{V}_{\mathrm{nCM}}$ | $\mathrm{V}_{\mathrm{ncm}}$ | $\mathrm{G}_{N}\left(\beta_{1}-\beta_{2}\right)$ | $v_{\text {nO4 }}=G_{N}\left(\beta_{1}-\beta_{2}\right)\left(v_{\mathrm{nCM}}\right)$ |
| Gain Resistor $\mathrm{R}_{\mathrm{G} 1}$ | $\mathrm{V}_{\text {nRG1 }}$ | $\left(4 \mathrm{kTR}_{\mathrm{G}_{1}}\right)^{1 / 2}$ | $\mathrm{G}_{N}\left(1-\beta_{2}\right)$ | $v_{\text {nO5 }}=G_{N}\left(1-\beta_{2}\right)\left(4 \mathrm{kTR}_{\mathrm{G} 1}\right)^{1 / 2}$ |
| Gain Resistor R G 2 | $\mathrm{V}_{\text {nRG2 }}$ | $\left(4 \mathrm{kTR}_{\mathrm{G} 2}\right)^{1 / 2}$ | $\mathrm{G}_{\mathrm{N}}\left(1-\beta_{1}\right)$ | $v_{\text {nO6 }}=G_{N}\left(1-\beta_{1}\right)\left(4 \mathrm{kTR}_{\mathrm{G} 2}\right)^{1 / 2}$ |
| Feedback Resistor $\mathrm{RF}_{\mathrm{F}}$ | $\mathrm{V}_{\text {nRF1 }}$ | $\left(4 \mathrm{kTR}_{\mathrm{F} 1}\right)^{1 / 2}$ | 1 | $\mathrm{V}_{\mathrm{nO7}}=\left(4 \mathrm{kTR}_{\mathrm{F} 1}\right)^{1 / 2}$ |
| Feedback Resistor $\mathrm{R}_{\mathrm{F} 2}$ | $\mathrm{V}_{\text {nRF2 }}$ | $\left(4 \mathrm{kTR}_{\mathrm{F} 2}\right)^{1 / 2}$ | 1 | $\mathrm{V}_{\mathrm{nO} 8}=\left(4 \mathrm{kTR}_{\mathrm{F} 2}\right)^{1 / 2}$ |

Table 15 and Table 16 list several common gain settings, recommended resistor values, input impedances, and output noise density for both balanced and unbalanced input configurations.
Table 15. Differential Ground-Referenced Input, DC-Coupled, $R_{L}=1 \mathrm{k} \Omega$ (See Figure 64)

| Nominal Gain (dB) | $\mathbf{R}_{\mathbf{F}}(\boldsymbol{\Omega})$ | $\mathbf{R}_{\mathbf{G}} \boldsymbol{( \Omega )}$ | $\mathbf{R}_{\mathbf{I N}, \mathrm{dm}}(\boldsymbol{\Omega})$ | Differential Output Noise Density (nV/VHz) | $\mathbf{R T I}(\mathbf{n V} / \sqrt{ } \mathbf{H z})$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1000 | 1000 | 2000 | 11.3 | 11.3 |
| 6 | 1000 | 500 | 1000 | 15.4 | 7.7 |
| 10 | 1000 | 318 | 636 | 20.0 | 6.8 |
| 14 | 1000 | 196 | 392 | 27.7 | 5.5 |

Table 16. Single-Ended Ground-Referenced Input, $D C-C o u p l e d, ~ R_{s}=50 \Omega, R_{L}=1 \mathrm{k} \Omega$ (See Figure 65)

| Nominal Gain (dB) | $\mathbf{R}_{\mathbf{F}}(\mathbf{\Omega})$ | $\mathbf{R}_{\mathbf{G}}(\mathbf{\Omega})$ | $\mathbf{R}_{\mathbf{T}}(\mathbf{\Omega})$ | $\mathbf{R}_{\mathbf{I N}, \mathrm{se}}(\mathbf{\Omega})$ | $\mathbf{R}_{\mathbf{G 1}}(\mathbf{\Omega})^{\mathbf{1}}$ | Differential Output Noise Density (nV/VHz) | $\mathbf{R T I}(\mathbf{n V} / \sqrt{ } \mathbf{H z})$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1000 | 1000 | 52.3 | 1333 | 1025 | 11.2 | 11.2 |
| 6 | 1000 | 500 | 53.6 | 750 | 526 | 15.0 | 7.5 |
| 10 | 1000 | 318 | 54.9 | 512 | 344 | 19.0 | 6.3 |
| 14 | 1000 | 196 | 59.0 | 337 | 223 | 25.3 | 5 |

${ }^{1} R_{G 1}=R_{G}+\left(R_{S}| | R_{T}\right)$

## IMPACT OF MISMATCHES IN THE FEEDBACK NETWORKS

Even if the external feedback networks $\left(\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$ are mismatched, the internal common-mode feedback loop still forces the outputs to remain balanced. The amplitudes of the signals at each output remain equal and $180^{\circ}$ out of phase. The input-to-output, differential mode gain varies proportionately to the feedback mismatch, but the output balance is unaffected.

As well as causing a noise contribution from $V_{\text {ОСм }}$, ratio-matching errors in the external resistors result in a degradation of the ability of the circuit to reject input common-mode signals, much the same as for a four resistors difference amplifier made from a conventional op amp.
In addition, if the dc levels of the input and output commonmode voltages are different, matching errors result in a small differential mode, output offset voltage. When $G=1$, with a ground-referenced input signal and the output common-mode level set to 2.5 V , an output offset of as much as $25 \mathrm{mV}(1 \%$ of the difference in common-mode levels) can result if $1 \%$ tolerance resistors are used. Resistors of $1 \%$ tolerance result in a worstcase input CMRR of about 40 dB , a worst-case differential mode output offset of 25 mV due to the 2.5 V level-shift, and no significant degradation in output balance error.

## CALCULATING THE INPUT IMPEDANCE OF AN APPLICATION CIRCUIT

The effective input impedance of a circuit depends on whether the amplifier is being driven by a single-ended or differential signal source. For balanced differential input signals, as shown in Figure 64, the input impedance ( $\mathrm{R}_{\mathrm{IN}, \mathrm{dm}}$ ) between the inputs $\left(+D_{\text {IN }}\right.$ and $\left.-D_{\text {IN }}\right)$ is simply $R_{\text {IN }, d m}=2 \times R_{G}$.

For an unbalanced, single-ended input signal (see Figure 65), the input impedance is


Figure 64. ADA4940-1/ADA4940-2 Configured for Balanced (Differential) Inputs


Figure 65. ADA4940-1/ADA4940-2 Configured for Unbalanced (Single-Ended) Input
The input impedance of the circuit is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the input resistor $\mathrm{R}_{\mathrm{Gl}}$.

## ADA4940-1/ADA4940-2

## Terminating a Single-Ended Input

This section describes how to properly terminate a single-ended input to the ADA4940-1/ADA4940-2 with a gain of $1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega$ and $R_{G}=1 \mathrm{k} \Omega$. An example using an input source with a terminated output voltage of 1 V p-p and source resistance of $50 \Omega$ illustrates the three steps that must be followed. Because the terminated output voltage of the source is 1 Vp -p, the open-circuit output voltage of the source is 2 V p-p. The source shown in Figure 66 indicates this open-circuit voltage.


Figure 66. Calculating Single-Ended Input Impedance, RIN

1. The input impedance is calculated by

$$
R_{I N, s e}=\left(\frac{R_{G}}{1-\frac{R_{F}}{2 \times\left(R_{G}+R_{F}\right)}}\right)=\left(\frac{1000}{1-\frac{1000}{2 \times(1000+1000)}}\right)=1.33 \mathrm{k} \Omega
$$

2. To match the $50 \Omega$ source resistance, calculate the termination resistor, $\mathrm{R}_{\mathrm{T}}$, using $\mathrm{R}_{\mathrm{T}} \| 1.33 \mathrm{k} \Omega=50 \Omega$. The closest standard $1 \%$ value for $\mathrm{R}_{\mathrm{T}}$ is $52.3 \Omega$.


Figure 67. Adding Termination Resistor $R_{T}$
3. Figure 67 shows that the effective $\mathrm{R}_{\mathrm{G}}$ in the upper feedback loop is now greater than the $\mathrm{R}_{\mathrm{G}}$ in the lower loop due to the addition of the termination resistors. To compensate for the imbalance of the gain resistors, add a correction resistor ( $\mathrm{R}_{T S}$ ) in series with $\mathrm{R}_{\mathrm{G}}$ in the lower loop. $\mathrm{R}_{\mathrm{TS}}$ is the Thevenin equivalent of the source resistance, $\mathrm{R}_{\mathrm{s}}$, and the termination resistance, $R_{T}$, and is equal to $R_{S} \| R_{T}$.


Figure 68. Calculating the Thevenin Equivalent
$\mathrm{R}_{\mathrm{TS}}=\mathrm{R}_{\mathrm{TH}}=\mathrm{R}_{S}| | \mathrm{R}_{\mathrm{T}}=25.5 \Omega$. Note that $\mathrm{V}_{\mathrm{TH}}$ is greater than 1 V p-p, which was obtained with $\mathrm{R}_{\mathrm{T}}=50 \Omega$. The modified circuit with the Thevenin equivalent (closest $1 \%$ value used for $\mathrm{R}_{T H}$ ) of the terminated source and $\mathrm{R}_{\mathrm{TS}}$ in the lower feedback loop is shown in Figure 69.


Figure 69. Thevenin Equivalent and Matched Gain Resistors
Figure 69 presents a tractable circuit with matched feedback loops that can be easily evaluated.
It is useful to point out two effects that occur with a terminated input. The first is that the value of $\mathrm{R}_{\mathrm{G}}$ is increased in both loops, lowering the overall closed-loop gain. The second is that $\mathrm{V}_{\text {TH }}$ is a little larger than 1 V p-p, as it would be if $\mathrm{R}_{\mathrm{T}}=50 \Omega$. These two effects have opposite impacts on the output voltage, and for large resistor values in the feedback loops ( $\sim 1 \mathrm{k} \Omega$ ), the effects essentially cancel each other out. For small $R_{F}$ and $R_{G}$, or high gains, however, the diminished closed-loop gain is not cancelled completely by the increased $\mathrm{V}_{\mathrm{TH}}$. This can be seen by evaluating Figure 69.
The desired differential output in this example is 1 V p-p because the terminated input signal was 1 V p-p and the closed-loop gain $=1$. The actual differential output voltage, however, is equal to $(1.02 \mathrm{~V}$ p-p $)(1000 / 1025.5)=0.996 \mathrm{~V}$ p-p. This is within the tolerance of the resistors, so no change to the feedback resistor, $\mathrm{R}_{\mathrm{F}}$, is required.

## INPUT COMMON-MODE VOLTAGE RANGE

The ADA4940-1/ADA4940-2 input common-mode range is shifted down by approximately $1 \mathrm{~V}_{\mathrm{BE}}$, in contrast to other ADC drivers with centered input ranges, such as the ADA4939-x. The downward-shifted input common-mode range is especially suited to dc-coupled, single-ended-to-differential, and singlesupply applications.

For $\pm 2.5 \mathrm{~V}$ or +5 V supply operation, the input common-mode range at the summing nodes of the amplifier is specified as -2.7 V to +1.3 V or -0.2 V to 3.8 V , and is specified as -0.2 V to +1.8 V with a +3 V supply.

## INPUT AND OUTPUT CAPACITIVE AC COUPLING

Although the ADA4940-1/ADA4940-2 is best suited to dccoupled applications, it is nonetheless possible to use it in accoupled circuits. Input ac coupling capacitors can be inserted between the source and $\mathrm{R}_{\mathrm{G}}$. This ac coupling blocks the flow of the dc common-mode feedback current and causes the ADA4940-1/ADA4940-2 dc input common-mode voltage to equal the dc output common-mode voltage. These ac coupling capacitors must be placed in both loops to keep the feedback factors matched. Output ac coupling capacitors can be placed in series between each output and its respective load.

## SETTING THE OUTPUT COMMON-MODE VOLTAGE

The Vocm pin of the ADA4940-1/ADA4940-2 is internally biased at a voltage approximately equal to the midsupply point, $\left[\left(+\mathrm{V}_{\mathrm{s}}\right)+\left(-\mathrm{V}_{\mathrm{s}}\right)\right] / 2$. Relying on this internal bias results in an output common-mode voltage that is within approximately 100 mV of the expected value.
In cases where more accurate control of the output common-mode level is required, it is recommended that an external source, or resistor divider ( $10 \mathrm{k} \Omega$ or greater resistors), be used. The output common-mode offset listed in the Specifications section assumes that the $V_{\text {осм }}$ input is driven by a low impedance voltage source.

It is also possible to connect the Vocm input to a common-mode level (CML) output of an ADC. However, care must be taken to ensure that the output has sufficient drive capability. The input impedance of the $\mathrm{V}_{\text {осм }}$ pin is approximately $250 \mathrm{k} \Omega$.

## DISABLE PIN

The ADA4940-1/ADA4940-2 feature a $\overline{\text { DISABLE }}$ pin that can be used to minimize the quiescent current consumed when the device is not being used. DISABLE is asserted by applying a low logic level to the $\overline{\text { DISABLE }}$ pin. The threshold between high and low logic levels is nominally 1.4 V above the negative supply rail. See Table 5 and Table 8 for the threshold limits.
The $\overline{\text { DISABLE }}$ pin features an internal pull-up network that enables the amplifier for normal operation. The ADA4940-1/ ADA4940-2 $\overline{\text { DISABLE }}$ pin can be left floating (that is, no external connection is required) and does not require an external pull-up resistor to ensure normal on operation (see Figure 70). When the ADA4940-1/ADA4940-2 is disabled, the output is high impedance. Note that the outputs are tied to the inputs through the feedback resistors and to the source using the gain resistors. In addition, there are back-to-back diodes on the input pins that limit the differential voltage to 1.2 V .


## DRIVING A CAPACITIVE LOAD

A purely capacitive load reacts with the bond wire and pin inductance of the ADA4940-1/ADA4940-2, resulting in high frequency ringing in the transient response and loss of phase margin. One way to minimize this effect is to place a resistor in series with each output to buffer the load capacitance. The resistor and load capacitance form a first-order, low-pass filter; therefore, the resistor value should be as small as possible. In some cases, the ADCs require small series resistors to be added on their inputs.

Figure 71 illustrates the capacitive load vs. the series resistance required to maintain a minimum $45^{\circ}$ of phase margin.


Figure 71. Capacitive Load vs. Series Resistance (LFSCP)

## DRIVING A HIGH PRECISION ADC

The ADA4940-1/ADA4940-2 are ideally suited for broadband dc-coupled applications. The circuit in Figure 73 shows a frontend connection for an ADA4940-1 driving an AD7982, which is an 18-bit, 1 MSPS successive approximation, analog-to-digital converter (ADC) that operates from a single power supply, 3 V to 5 V . It contains a low power, high speed, 18-bit sampling ADC and a versatile serial interface port. The reference voltage, REF, is applied externally and can be set independent of the supply voltage. As shown in Figure 73, the ADA4940-1 is dccoupled on the input and the output, which eliminates the need for a transformer to drive the ADC. The amplifier performs a single-ended-to-differential conversion if needed and level shifts the input signal to match the input common mode of the ADC. The ADA4940-1 is configured with a dual 7 V supply $(+6 \mathrm{~V}$ and $-1 \mathrm{~V})$ and a gain that is set by the ratio of the feedback resistor to the gain resistor. In addition, the circuit can be used in a single-ended-input-to-differential output or differential-input-to-differential output configuration. If needed, a termination resistor in parallel with the source input can be used. Whether the input is a single-ended input or differential, the input impedance of the amplifier can be calculated as shown in the Terminating a Single-Ended Input section. If $\mathrm{R} 1=\mathrm{R} 2=\mathrm{R} 3=$ $\mathrm{R} 4=1 \mathrm{k} \Omega$, the single-ended input impedance is approximately $1.33 \mathrm{k} \Omega$, which, in parallel with a $52.3 \Omega$ termination resistor, provides a $50 \Omega$ termination for the source. An additional $25.5 \Omega$ ( $1025.5 \Omega$ total) at the inverting input balances the parallel impedance of the $50 \Omega$ source and the termination resistor driving the noninverting input. However, if a differential source input is used, the differential input impedance is $2 \mathrm{k} \Omega$. In this case, two $52.3 \Omega$ termination resistors are used to terminate the inputs.
In this example, the signal generator has a 10 V p-p symmetric, ground-referenced bipolar output. The $\mathrm{V}_{\text {осм }}$ input is bypassed for noise reduction and set externally with $1 \%$ resistors to 2.5 V to maximize the output dynamic range. With an output common-
mode voltage of 2.5 V , each ADA4940-1 output swings between 0 V and 5 V , opposite in phase, providing a gain of 1 and a 10 V pp differential signal to the ADC input. The differential RC section between the ADA4940-1 output and the ADC provides single-pole, low-pass filtering with a corner frequency of 1.79 MHz and extra buffering for the current spikes that are output from the ADC input when its sample-and-hold (SHA) capacitors are discharged.

The total system power in Figure 73 is under 35 mW . A large portion of that power is the current coming from supplies to the output, which is set at 2.5 V , going back to the input through the feedback and gain resistors. To reduce that power to 25 mW , increase the value of the feedback and gain resistor from $1 \mathrm{k} \Omega$ to $2 \mathrm{k} \Omega$ and set the value of the resistors R5 and R6 to $3 \mathrm{k} \Omega$. The ADR435 is used to regulate the +6 V supply to +5 V , which ends up powering the ADC and setting the reference voltage for the Vосм pin.
Figure 72 shows the fft of a 20 kHz differential input tone sampled at 1 MSPS. The second and third harmonics are down at -118 dBc and -122 dBc .


Figure 72. Distortion Measurement of a 20 kHz Input Tone (CN-0237)


Figure 73. ADA4940-1 (LFCSP) Driving the AD7982 ADC

## LAYOUT, GROUNDING, AND BYPASSING

As a high speed device, the ADA4940-1/ADA4940-2 are sensitive to the PCB environment in which they operate. Realizing their superior performance requires attention to the details of high speed PCB design.

## ADA4940-1 LFCSP EXAMPLE

The first requirement is a solid ground plane that covers as much of the board area around the ADA4940-1 as possible. However, clear the area near the feedback resistors ( $\mathrm{R}_{\mathrm{F}}$ ), gain resistors $\left(\mathrm{R}_{\mathrm{G}}\right)$, and the input summing nodes (Pin 2 and Pin 3) of all ground and power planes (see Figure 74). Clearing the ground and power planes minimizes any stray capacitance at these nodes and prevents peaking of the response of the amplifier at high frequencies.
The thermal resistance, $\theta_{\mathrm{J}}$, is specified for the device, including the exposed pad, soldered to a high thermal conductivity 4-layer circuit board, as described in EIA/JESD 51-7.


Figure 74. Ground and Power Plane Voiding in Vicinity of $R_{F}$ and $R_{G}$

Bypass the power supply pins as close to the device as possible and directly to a nearby ground plane. Use high frequency ceramic chip capacitors. Use two parallel bypass capacitors ( 1000 pF and $0.1 \mu \mathrm{~F}$ ) for each supply. Place the 1000 pF capacitor closer to the device. Further away, provide low frequency bypassing using $10 \mu \mathrm{~F}$ tantalum capacitors from each supply to ground.
Ensure that signal routing is short and direct to avoid parasitic effects. Wherever complementary signals exist, provide a symmetrical layout to maximize balanced performance. When routing differential signals over a long distance, ensure that PCB traces are close together, and twist any differential wiring such that loop area is minimized. Doing this reduces radiated energy and makes the circuit less susceptible to interference.


Figure 75. Recommended PCB Thermal Attach Pad Dimensions (mm)


Figure 76. Cross-Section of 4-Layer PCB Showing Thermal Via Connection to Buried Ground Plane (Dimensions in mm)

## OUTLINE DIMENSIONS




COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-8

Figure 79. 24-Lead Lead Frame Chip Scale Package [LFCSP_VQ] $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Thin Quad (CP-24-3)
Dimensions shown in millimeters

ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option | Ordering Quantity | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADA4940-1ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead LFCSP_VQ | CP-16-2 | 250 | H29 |
| ADA4940-1ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead LFCSP_VQ | CP-16-2 | 5,000 | H29 |
| ADA4940-1ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead LFCSP_VQ | CP-16-2 | 1,500 | H29 |
| ADA4940-1ACP-EBZ |  | Evaluation Board |  |  |  |
| ADA4940-1ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 98 |  |
| ADA4940-1ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 2,500 |  |
| ADA4940-1ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1,000 |  |
| ADA4940-1AR-EBZ |  | Evaluation Board |  |  |  |
| ADA4940-2ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead LFCSP_VQ | CP-24-3 | 250 |  |
| ADA4940-2ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead LFCSP_VQ | CP-24-3 | 5,000 |  |
| ADA4940-2ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead LFCSP_VQ | CP-24-3 | 1,500 |  |
| ADA4940-2ACP-EBZ |  | Evaluation Board |  |  |  |

${ }^{1} Z=$ RoHS Compliant Part.

## NOTES

Data Sheet ADA4940-1/ADA4940-2

NOTES

## NOTES

