













OPA365-Q1, OPA2365-Q1

SBOS512D -MARCH 2010-REVISED DECEMBER 2015

## OPAx365-Q1 50-MHz Low-Distortion High-CMRR Rail-to-Rail I/O, **Single-Supply Operational Amplifiers**

#### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified with the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Gain Bandwidth: 50 MHz
- Zero-Crossover Distortion Topology
  - Excellent THD+N: 0.0004%
  - CMRR: 100 dB (Minimum)
  - Rail-to-Rail Input and Output
  - Input 100 mV Beyond Supply Rail
- Low Noise: 4.5 nV/√Hz at 100 kHz
- Slew Rate: 25 V/µs
- Fast Settling: 0.3 µs to 0.01%
- Precision
  - Low Offset: 100 µV
  - Low Input Bias Current: 0.2 pA
- 2.2-V to 5.5-V Operation

## 2 Applications

- Automotive
- **ADAS**
- HEV/EV and Powertrain
- Body and Lighting
- **Blind Spot Detection**
- **Engine Control Units**
- **DC-DC Converters**
- Short to Mid Range Radars
- Collision Warning
- Industrial
- Heads Up Display

## **Description**

The OPAx365-Q1 zero-crossover family, rail-to-rail, high-performance, CMOS operational amplifiers are optimized for very low voltage, single-supply applications. Rail-to-rail input/output, low noise (4.5 nV/\(\overline{Hz}\)) and high speed operation (50-MHz gain bandwidth) make these devices ideal for driving sampling data converters (such as the ADS7822-Q1 or the ADS1115-Q1), specifically in short to midrange radar applications. The OPAx356-Q1 family of operational amplifiers are also well-suited for HEV/EV and Powertrain applications in DC-DC converters and as transmission control in engine control units.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| OPA2365-Q1  | SOIC (8)   | 4.90 mm x 3.91 mm |
| OPA365-Q1   | SOT-23 (5) | 2.90 mm × 1.60 mm |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

#### Fast-Settling Peak Detector





#### **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                      | 1              |
|---|--------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                       | 9  | Application and Implementation                   | 14             |
| 3 | Description 1                        |    | 9.1 Application Information                      | 14             |
| 4 | Revision History2                    |    | 9.2 Typical Application                          | 17             |
| 5 | Description (Continued)3             | 10 | Power Supply Recommendations                     |                |
| 6 | Pin Configuration and Functions      | 11 | Layout                                           | 20             |
| 7 | Specifications4                      |    | 11.1 Layout Guidelines                           | 20             |
| • | 7.1 Absolute Maximum Ratings 4       |    | 11.2 Layout Example                              | 20             |
|   | 7.2 ESD Ratings                      | 12 | Device and Documentation Support                 | 2 <sup>2</sup> |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Documentation Support                       | 2º             |
|   | 7.4 Thermal Information              |    | 12.2 Related Links                               | 2              |
|   | 7.5 Electrical Characteristics 5     |    | 12.3 Community Resources                         | 2              |
|   | 7.6 Typical Characteristics          |    | 12.4 Trademarks                                  | 2 <sup>-</sup> |
| 8 | Detailed Description 11              |    | 12.5 Electrostatic Discharge Caution             | 2              |
| • | 8.1 Overview                         |    | 12.6 Glossary                                    | 2 <sup>-</sup> |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable Information | 2 <sup>.</sup> |
|   | 0.5 Feature Description12            |    |                                                  |                |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision C (April 2012) to Revision D

**Page** 

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

#### Changes from Revision B (January 2012) to Revision C

**Page** 

Added another row with V<sub>OS</sub> for OPA2365-Q1 only
 Changed I<sub>Q</sub> upper limit to 5.3 from 5.5

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## 5 Description (Continued)

Special features include an excellent common-mode rejection ratio (CMRR), no input stage crossover distortion, high input impedance, and rail-to-rail input and output swing. The input common-mode range includes both the negative and positive supplies. The output voltage swing is within 10 mV of the rails.

The OPA365-Q1 (single version) is available in the 5-pin SOT-23 package. The OPA2365-Q1 (dual version) is available in the 8-pin SOIC package. All versions are specified for operation from −40°C to 125°C. Single and dual versions have identical specifications for maximum design flexibility.

## 6 Pin Configuration and Functions



#### **Pin Functions**

|                    | PIN    |      | PIN |                           | 1/0 | DESCRIPTION |  |
|--------------------|--------|------|-----|---------------------------|-----|-------------|--|
| NAME               | SOT-23 | SOIC | I/O | DESCRIPTION               |     |             |  |
| +IN                | 3      | _    | I   | Noninverting input        |     |             |  |
| -IN                | 4      | _    | I   | Inverting input           |     |             |  |
| +IN A              | _      | 3    | I   | Noninverting input        |     |             |  |
| -IN A              | _      | 2    | I   | Inverting input           |     |             |  |
| +IN B              | _      | 5    | I   | Noninverting input        |     |             |  |
| –IN B              | _      | 6    | I   | Inverting input           |     |             |  |
| V+                 | 5      | 8    | I   | Positive (highest) supply |     |             |  |
| V-                 | 4      | 4    | I   | Negative (lowest) supply  |     |             |  |
| V <sub>OUT</sub>   | I      | _    | 0   | Output                    |     |             |  |
| $V_{OUT}A$         | _      | 1    | 0   | Output                    |     |             |  |
| V <sub>OUT</sub> B | _      | 7    | 0   | Output                    |     |             |  |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                | MIN        | MAX        | UNIT |
|------------------|------------------------------------------------|------------|------------|------|
| $V_{CC}$         | Supply voltage                                 |            | 5.5        | V    |
| VI               | Signal input terminals, voltage (2)            | (V-) - 0.5 | (V+) + 0.5 | V    |
| I                | Signal input terminals, current <sup>(2)</sup> | -10        | 10         | mA   |
| tosc             | Output short-circuit duration <sup>(3)</sup>   | Conti      | nuous      |      |
| T <sub>OP</sub>  | Operating temperature                          | -40        | 150        | °C   |
| TJ               | Junction temperature                           |            | 150        | °C   |
| T <sub>stg</sub> | Storage temperature                            | -65        | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| .,                 | Clastication disabance  | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | NOM | MAX | UNIT |
|----------------|--------------------------------|-----|-----|-----|------|
| Vs             | Supply voltage V- to V+        | 2.2 | 3.3 | 5.5 | V    |
| T <sub>A</sub> | Operating free-air temperature | -40 | 25  | 125 | °C   |

#### 7.4 Thermal Information

|                      |                                              | OPA2365-Q1 | OPA365-Q1    |      |
|----------------------|----------------------------------------------|------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)   | DBV (SOT-23) | UNIT |
|                      |                                              | 8 PINS     | 5 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 115.5      | 208.8        | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 60.1       | 123.7        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 56.9       | 54.6         | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 9.5        | 37.2         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 56.3       | 36.3         | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current-limited to 10 mA or less.

<sup>(3)</sup> Short-circuit to ground, one amplifier per package



#### 7.5 Electrical Characteristics

 $V_S = 2.2 \text{ V}$  to 5.5 V,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$ ,  $V_{CM} = V_S/2$ , and  $V_{OUT} = V_S/2$  (unless otherwise noted)

|                          | PARAMETER                                        | TEST CONDITIONS                                                                  | T <sub>A</sub> <sup>(1)</sup> | MIN           | TYP        | MAX           | UNIT         |
|--------------------------|--------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------|---------------|------------|---------------|--------------|
| OFFSET                   | VOLTAGE                                          |                                                                                  |                               |               |            |               |              |
| Vos                      | Input offset voltage                             |                                                                                  | 25°C                          |               | 100        | 200           | μV           |
| Vos <sup>(2)</sup>       | Input offset voltage                             |                                                                                  | 25°C                          |               | 100        | 230           | μV           |
| dV <sub>OS</sub> /<br>dT | Input offset voltage drift                       |                                                                                  | Full range                    |               | 1          |               | μV/°C        |
| PSRR                     | Input offset voltage vs power supply             | V <sub>S</sub> = 2.2 V to 5.5 V                                                  | Full range                    |               | 10         | 100           | μV/V         |
|                          | Channel separation, DC                           |                                                                                  | 25°C                          |               | 0.2        |               | μV/V         |
| INPUT B                  | BIAS CURRENT                                     |                                                                                  |                               |               |            |               |              |
|                          | lament bina accument                             |                                                                                  | 25°C                          |               | ±0.2       | ±10           | pА           |
| I <sub>B</sub>           | Input bias current                               |                                                                                  | Full range                    | See Typic     | cal Charac | teristics     |              |
| Ios                      | Input offset current                             |                                                                                  | 25°C                          |               | ±0.2       | ±10           | pА           |
| NOISE                    |                                                  |                                                                                  | II.                           |               |            |               |              |
| e <sub>n</sub>           | Input voltage noise                              | f = 0.1 Hz to 10 Hz                                                              | 25°C                          |               | 5          |               | $\mu V_{PP}$ |
| e <sub>n</sub>           | Input voltage noise density                      | f = 100 kHz                                                                      | 25°C                          |               | 4.5        |               | nV/√Hz       |
| i <sub>n</sub>           | Input current noise density                      | f = 10 kHz                                                                       | 25°C                          |               | 4          |               | fA/√Hz       |
|                          | OLTAGE RANGE                                     |                                                                                  |                               |               |            |               |              |
| V <sub>CM</sub>          | Common-mode voltage                              |                                                                                  | 25°C                          | (V-) -<br>0.1 |            | (V+) +<br>0.1 | V            |
| CMRR                     | Common-mode rejection ratio                      | $(V-) - 0.1 \ V \le V_{CM} \le (V+) + 0.1 \ V$                                   | Full range                    | 100           | 120        |               | dB           |
| INPUT C                  | CAPACITANCE                                      |                                                                                  |                               |               |            |               |              |
|                          | Differential                                     |                                                                                  | 25°C                          |               | 6          |               | pF           |
|                          | Common-mode                                      |                                                                                  | 25°C                          |               | 2          |               | pF           |
| OPEN-L                   | OOP GAIN                                         |                                                                                  |                               |               |            |               |              |
|                          |                                                  | $R_L = 10 \text{ k}\Omega$ , $100 \text{ mV} < V_O < (V+) - 100 \text{ mV}$      | Full range                    | 100           | 120        |               |              |
| A <sub>OL</sub>          | Open-loop voltage gain                           | $R_L = 600 \Omega$ , 200 mV < $V_O$ < (V+) – 200 mV                              | 25°C                          | 100           | 120        |               | dB           |
|                          |                                                  | $R_L = 600 \Omega$ , 200 mV < $V_O < (V+) - 200 \text{ mV}$                      | Full range                    | 94            |            |               |              |
| FREQUE                   | ENCY RESPONSE                                    | -                                                                                | II.                           |               |            |               |              |
| GBW                      | Gain-bandwidth product                           |                                                                                  | 25°C                          |               | 50         |               | MHz          |
| SR                       | Slew rate                                        | V <sub>S</sub> = 5 V, G = 1                                                      | 25°C                          |               | 25         |               | V/µs         |
|                          |                                                  | 0.1%, V <sub>S</sub> = 5 V, 4-V Step, G = 1                                      | 25°C                          |               | 200        |               |              |
| t <sub>S</sub>           | Settling time                                    | 0.01%, V <sub>S</sub> = 5 V, 4-V Step, G = 1                                     | 25°C                          |               | 300        |               | ns           |
|                          | Overload recovery time                           | $V_S = 5 \text{ V}, V_{IN} \times \text{Gain} > V_S$                             | 25°C                          |               | < 0.1      |               | μs           |
| THD+N                    | Total harmonic distortion + noise <sup>(3)</sup> | $V_S = 5 \text{ V}, R_L = 600 \Omega, V_O = 4 \text{ VPP},$<br>G = 1, f = 1  kHz | 25°C                          |               | 0.0004     |               |              |
| OUTPUT                   | Γ                                                | •                                                                                | +                             |               |            |               |              |
|                          | Voltage output swing from rail                   | $R_L = 10 \text{ k}\Omega, V_S = 5.5 \text{ V}$                                  | Full range                    |               | 10         | 20            | mV           |
| I <sub>SC</sub>          | Short-circuit current                            |                                                                                  | 25°C                          |               | ±65        |               | mA           |
| C <sub>L</sub>           | Capacitive load drive                            |                                                                                  | 25°C                          | See Typic     | cal Charac | teristics     |              |
|                          | Open-loop output impedance                       | f = 1 MHz, I <sub>O</sub> = 0                                                    | 25°C                          | · · · · · ·   | 30         |               | Ω            |
| POWER                    | SUPPLY                                           | •                                                                                | +                             |               |            |               |              |
| Vs                       | Specified voltage                                |                                                                                  | 25°C                          | 2.2           |            | 5.5           | V            |

 <sup>(1)</sup> Full range T<sub>A</sub> = -40°C to 125°C
 (2) For OPA2365-Q1 only

<sup>(3)</sup> Third-order filter, bandwidth 80 kHz at -3 dB.



## **Electrical Characteristics (continued)**

 $V_S$  = 2.2 V to 5.5 V,  $R_L$  = 10 k $\Omega$  connected to  $V_S/2$ ,  $V_{CM}$  =  $V_S/2$ , and  $V_{OUT}$  =  $V_S/2$  (unless otherwise noted)

|                                    | PARAMETER             | TEST CONDITIONS    | T <sub>A</sub> <sup>(1)</sup> | MIN | TYP | MAX | UNIT |  |
|------------------------------------|-----------------------|--------------------|-------------------------------|-----|-----|-----|------|--|
| IQ                                 | Quiescent current per | I <sub>O</sub> = 0 | 25°C                          |     | 4.6 | 5   | A    |  |
|                                    | amplifier             |                    | Full range                    |     |     | 5.3 | mA   |  |
| TEMPE                              | TEMPERATURE RANGE     |                    |                               |     |     |     |      |  |
|                                    | Specified             |                    | 25°C                          | -40 |     | 125 | °C   |  |
| θ <sub>JA</sub> Thermal resistance | Thormal registeres    | SOT23-5            | 25°C                          |     |     |     | °C/W |  |
|                                    | i nermai resistance   | SO-8               | 25°C                          |     | 200 |     | C/VV |  |

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## 7.6 Typical Characteristics

 $T_A = 25$ °C,  $V_S = 5$  V,  $C_L = 0$  pF (unless otherwise noted)



Copyright © 2010–2015, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

 $T_A = 25$ °C,  $V_S = 5$  V,  $C_L = 0$  pF (unless otherwise noted)



Figure 7. OPA365-Q1 Output Voltage vs Output Current



Figure 8. OPA2365-Q1 Output Voltage Swing vs Output Current



Figure 9. Short-Circuit Current vs Temperature



Figure 10. Quiescent Current vs Supply Voltage



Figure 11. Quiescent Current vs Temperature



Figure 12. 0.1-Hz to 10-Hz Input Voltage Noise

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

 $T_A = 25$ °C,  $V_S = 5$  V,  $C_L = 0$  pF (unless otherwise noted)



Figure 13. Total Harmonic Distortion
+ Noise vs Frequency

Figure 14. Input Voltage Noise Spectral Density





Figure 15. Overshoot vs Capacitive Load

Figure 16. Small-Signal Step Response



Figure 17. Large-Signal Step Response



Figure 18. Small-Signal Step Response



## **Typical Characteristics (continued)**

 $T_A = 25$ °C,  $V_S = 5$  V,  $C_L = 0$  pF (unless otherwise noted)





## 8 Detailed Description

#### 8.1 Overview

The OPAx365-Q1 zero-crossover family of rail-to-rail, high-performance, CMOS operational amplifiers are optimized for very low voltage, single-supply applications. Their rail-to-rail input and output, low-noise (4.5 nV/ $\sqrt{\text{Hz}}$ ), and high-speed operation (50-MHz gain bandwidth) make these devices ideal for driving sampling analog-to-digital converters (ADCs). Applications include audio, signal conditioning, and sensor amplification. The high-gain bandwidth of 50 MHz makes this family suited for amplifying low signal levels and high frequency such as radar signal processing .

## 8.2 Functional Block Diagram



Copyright © 2010–2015, Texas Instruments Incorporated



#### 8.3 Feature Description

#### 8.3.1 Operating Characteristics

The OPA365-Q1 amplifier parameters are fully specified from 2.2 V to 5.5 V. Many of the specifications apply from -40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in *Typical Characteristics*.

#### 8.3.2 Basic Amplifier Configurations

As with other single-supply operational amplifiers, the OPA365-Q1 may be operated with either a single supply or dual supplies (see Figure 20). A typical dual-supply connection is shown in Figure 20, which is accompanied by a single-supply connection. The OPA365-Q1 device is configured as a basic inverting amplifier with a gain of -10 V/V. The dual-supply connection has an output voltage centered on zero, while the single- supply connection has an output centered on the common-mode voltage  $V_{CM}$ . For the circuit shown, this voltage is 1.5 V, but may be any value within the common-mode input voltage range. The OPA365-Q1  $V_{CM}$  range extends 100 mV beyond the power-supply rails.



Figure 20. Basic Circuit Connections

Figure 21 shows a single-supply, electret microphone application where  $V_{CM}$  is provided by a resistive divider. The divider also provides the bias voltage for the electret element.



Figure 21. Microphone Preamplifier

Product Folder Links: OPA365-Q1 OPA2365-Q1



## **Feature Description (continued)**

#### 8.3.3 Input and ESD Protection

The OPA365-Q1 device incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, provided that the current is limited to 10 mA as stated in the *Absolute Maximum Ratings*. Figure 22 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to the minimum in noise-sensitive applications.



**Figure 22. Input Current Protection** 

#### 8.3.4 Rail-to-Rail Input

The OPA365-Q1 product family features true rail-to-rail input operation, with supply voltages as low as ±1.1 V (2.2 V). A unique zero-crossover input topology eliminates the input offset transition region typical of many rail-to-rail, complementary stage operational amplifiers. This topology also allows the OPA365-Q1 device to provide superior common-mode performance over the entire input range, which extends 100 mV beyond both power-supply rails, as shown in Figure 23. When driving ADCs, the highly linear VCM range of the OPA365-Q1 device assures that the operational amplifier/ADC system linearity performance is not compromised.



Figure 23. OPA365-Q1 Has Linear Offset Over the Entire Common-Mode Range

#### 8.4 Device Functional Modes

The OPAx365-Q1 family of devices is powered on when the supply is connected. The device can be operated as a single-supply operational amplifier or a dual-supply amplifier depending on the application.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

#### 9.1.1 Capacitive Loads

The OPA365-Q1 device may be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPA365-Q1 device can become unstable, leading to oscillation. The particular operational amplifier circuit configuration, layout, gain and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation. An operational amplifier in the unity-gain (1 V/V) buffer configuration and driving a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases.

When operating in the unity-gain configuration, the OPA365-Q1 device remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ( $C_L > 1 \mu F$ ) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See Figure 15.

One technique for increasing the capacitive load drive capability of the amplifier operating in unity gain is to insert a small resistor, typically 10  $\Omega$  to 20  $\Omega$ , in series with the output; see Figure 24. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. A possible problem with this technique is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing. The error contributed by the voltage divider may be insignificant. For instance, with a load resistance,  $R_L = 10 \text{ k}\Omega$ , and  $R_S = 20 \Omega$ , the gain error is only about 0.2%. However, when  $R_L$  is decreased to 600  $\Omega$ , which the OPA365-Q1 device is able to drive, the error increases to 7.5%.



Figure 24. Improving Capacitive Load Drive

## 9.1.2 Achieving an Output Level of Zero Volts (0 V)

Certain single-supply applications require the operational amplifier output to swing from 0 V to a positive full-scale voltage and have high accuracy. An example is an operational amplifier employed to drive a single-supply ADC having an input range from 0 V to 5 V. Rail-to-rail output amplifiers with very light output loading may achieve an output level within millivolts of 0 V (or  $\pm V_S$  at the high end), but not 0 V. Furthermore, the deviation from 0 V only becomes greater as the load current required increases. This increased deviation is a result of limitations of the CMOS output stage.

When a pulldown resistor is connected from the amplifier output to a negative voltage source, the OPA365-Q1 can achieve an output level of 0 V, and even a few millivolts below 0 V. Below this limit, nonlinearity and limiting conditions become evident. Figure 25 illustrates a circuit using this technique.



#### Application Information (continued)



Figure 25. Swing-to-Ground

A pulldown current of approximately 500  $\mu A$  is required when OPA365-Q1 is connected as a unity-gain buffer. A practical termination voltage ( $V_{NEG}$ ) is -5 V, but other convenient negative voltages also may be used. The pulldown resistor  $R_L$  is calculated from  $R_L = [(V_O - V_{NEG})/(500 \ \mu A)]$ . Using a minimum output voltage ( $V_O$ ) of 0 V,  $R_L = [0 \ V - (-5V)]/(500 \ \mu A)] = 10 \ k\Omega$ . Keep in mind that lower termination voltages result in smaller pulldown resistors that load the output during positive output voltage excursions.

This technique does not work with all operational amplifier, and should only be applied to operational amplifiers, such as the OPA365-Q1, that have been specifically designed to operate in this manner. Also, operating the OPA365-Q1 output at 0 V changes the output stage operating conditions, resulting in somewhat lower open-loop gain and bandwidth. Keep these precautions in mind when driving a capacitive load because these conditions can affect circuit transient response and stability.

#### 9.1.3 Active Filtering

The OPA365-Q1 device is well-suited for active filter applications requiring a wide bandwidth, fast slew rate, low-noise, and single-supply operational amplifier. Figure 26 shows a 500 kHz, 2nd-order, low-pass filter utilizing the multiple-feedback (MFB) topology. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, roll-off is −40 dB/dec. The Butterworth response is ideal for applications requiring predictable gain characteristics such as the anti-aliasing filter used ahead of an ADC.



Figure 26. Second-Order Butterworth 500-kHz Low-Pass Filter

One point to observe when considering the MFB filter is that the output is inverted, relative to the input. If this inversion is not required, or not desired, a noninverting output can be achieved through one of these options:

- 1. adding an inverting amplifier;
- 2. adding an additional 2nd-order MFB stage;
- 3. using a noninverting filter topology such as the Sallen-Key (shown in Figure 27).

Copyright © 2010–2015, Texas Instruments Incorporated



#### **Application Information (continued)**

MFB and Sallen-Key, low-pass and high-pass filter synthesis is quickly accomplished using TI's FilterPro program. This software is available as a free download at <a href="https://www.ti.com">www.ti.com</a>.



Figure 27. Configured as a 3-Pole, 20 kHz, Sallen-Key Filter

## 9.1.4 Driving an ADS7822-Q1 Analog-to-Digital Converter

The OPAx365-Q1 operational amplifiers are optimized for driving medium to high speed sampling A/D converters. The OPAx365-Q1 op amps buffer the A/D's input capacitance and resulting charge injection while providing signal gain. Figure 28 shows the OPAx365-Q1 in a basic noninverting configuration driving the ADS7822-Q1. The ADS7822-Q1 is a 12-bit, micro-power sampling converter in the MSOP-8 package. When used with the low-power, miniature packages of the OPAx365-Q1, the combination is ideal for space-limited, low power applications. In this configuration, an RC network at the A/D's input can be used to filter charge injection.



Figure 28. Driving the ADS7822-Q1

#### 9.1.5 Driving ADS1115-Q1 Analog-to-Digital Converter

Some applications such as mutli-channels mid range radar need selection between channels. OPA2365-Q1 combined with ADS1115-Q1 fit very well for 2 channels radar selection. The circuit in Figure 29 shows the same band pass filter but the components can be modified for different desired band pass.

The DAS1115-Q1 inputs are set as differential. the inputs accept up the  $\pm 2$  V. The OPA2365-Q1 flat gain is 100 so the input signal peak is 20 mV.



## **Application Information (continued)**



Figure 29. Driving the ADS1115-Q1

## 9.2 Typical Application

## 9.2.1 Fast Settling Peak Detector



Figure 30. Fast Settling Peak Detector Schematic

Some applications require peak signal measurement. High unity gain bandwidth, wide supply voltage range, railto-rail input and output, and very low input bias current make the OPA2365-Q1 device very suitable for a peak detector circuit.

Product Folder Links: OPA365-Q1 OPA2365-Q1

Copyright © 2010-2015, Texas Instruments Incorporated



## **Typical Application (continued)**

#### 9.2.1.1 Design Requirements

Use the following design parameters for this application:

Supply voltage: 2.2 V to 5 VInput signal: 0 V to 4.5 V

• Input signal frequency: 0 MHz to 1 MHz

## 9.2.1.2 Detailed Design Procedure

The circuit in Figure 30 detects the peak of an input signal and generates a DC output equal to the peak level VOUT = VINpeak. The capacitor C1 is charged through the SD1 diode and limiting resistor R1. The only discharging path for C1 is the OPA2365-Q1 very high input impedance. This allows the peak detection of low frequency and low-duty cycle signal.

#### 9.2.1.3 Application Curves



#### 9.2.2 Bandpass Filter 1.5 kHz to 160 kHz and 40-db Flat Gain



Figure 33. Bandpass Filter 1.5 kHz to 160 kHz and 40-db Flat Gain Schematic

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## **Typical Application (continued)**

#### 9.2.2.1 Design Requirements

Use the following design parameters for this application:

- Supply voltage: 2.2 V to 5 VInput signal: 0 V to 25 mV
- Input signal frequency: 0 MHz to 1 MHz

## 9.2.2.2 Detailed Design Procedure

Some applications need bandpass filter—that is, radar or audio signal precessing. The cross over frequencies and flat gain can be adjusted by changing the resistors and capacitors value according to applications.

The circuit is designed for 5-V supply and 20-mV input signal. With a flat gain of 100 dB or 40 dB, the peak output signal is 2 V. The reference signal is at half way of 5 V, which is 2.5 V.

The transfer function or gain = 
$$\frac{V_{\text{out}}}{V_{\text{in}}} = -\frac{R_2 C_1 S}{(1 + R_1 C_1 S)(1 + R_2 C_2 S)}$$
(1)

A zero at = 
$$\frac{1}{2\pi R_2 C_1}$$
 = 14.2 Hz (2)

A pole at = 
$$\frac{1}{2\pi R_1 C_1}$$
 = 1.54 KHz (3)

A pole at = 
$$\frac{1}{2\pi R_2 C_2}$$
 = 156 KHz (4)

#### 9.2.2.3 Application Curves



Copyright © 2010–2015, Texas Instruments Incorporated



## 10 Power Supply Recommendations

The OPAx365-Q1 family of devices is specified for operation from 2.2 V to 5.5 V (±1.1 V to ±2.75 V); many specifications apply from –40°C to 125°C. The *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### **CAUTION**

Supply voltages larger than 7 V can permanently damage the device (see *Absolute Maximum Ratings*).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, see *Layout Guidelines*.

## 11 Layout

## 11.1 Layout Guidelines

The OPA365-Q1 is a wideband amplifier. To realize the full operational performance of the device, good high-frequency printed-circuit-board (PCB) layout practices are required. Low-loss 0.1-µF bypass capacitors must be connected between each supply pin and ground as close to the device as possible. The bypass capacitor traces should be designed for minimum inductance.

#### 11.2 Layout Example





Figure 36. Layout Recommendation



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the data sheet, ADS1258 16-Channel, 24-Bit Analog-to-Digital Converter (SBAS297).

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|------------------|---------------------|
| OPA365-Q1  | Click here     | Click here   | Click here          | Click here       | Click here          |
| OPA2365-Q1 | Click here     | Click here   | Click here          | Click here       | Click here          |

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

Copyright © 2010-2015, Texas Instruments Incorporated

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity