

Order

Now



SLVSDQ0E - NOVEMBER 2017 - REVISED JUNE 2019

### TPS7B82-Q1 300-mA High-Voltage Ultralow-I<sub>Q</sub> Low-Dropout Regulator

Technical

Documents

#### 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1:  $-40^{\circ}C \le T_A \le$ 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Extended Junction Temperature Range: -40°C ≤ T<sub>J</sub> ≤ 150°C
- Low Quiescent Current I<sub>Q</sub>:
  - 300-nA Shutdown I<sub>Q</sub>
  - 2.7 µA Typical at Light Loads
  - 5 µA Maximum at Light Loads
- 3-V to 40-V Wide V<sub>IN</sub> Input Voltage Range With up to 45-V Transient
- Maximum Output Current: 300 mA
- 2% Output-Voltage Accuracy
- Maximum Dropout Voltage: 700 mV at 200-mA Load Current for Fixed 5-V Output Version
- Stable With Low-ESR (0.001-Ω to 5-Ω) Ceramic Output-Stability Capacitor (1 μF to 200 μF)
- Fixed 5-V and 3.3-V Output Voltage
- Thermal Resistance (R<sub>θJA</sub>): 63.9°C/W
- Packages:
  - 8-Pin HVSSOP,  $R_{\theta,JA} = 63.9^{\circ}C/W$
  - 6-Pin WSON,  $R_{\theta JA} = 72.8^{\circ}C/W$
  - 5-Pin TO-252,  $R_{\theta JA} = 38.8^{\circ}C/W$

#### 2 Applications

- Automotive Head Unit
- Powering MCUs and CAN/LIN Transceivers
- Telematics Control Unit
- Body Control Modules
- Always-ON Battery-Connected Applications
  - Gateway Applications
  - Remote Keyless Entry Systems

#### 3 Description

Tools &

Software

In automotive battery-connected applications, low quiescent current ( $I_Q$ ) is important to save power and extend battery lifetime. It is especially necessary to have ultralow  $I_Q$  for always-on systems.

Support &

Community

20

The TPS7B82-Q1 is a low-dropout linear regulator designed to operate with a wide input-voltage range from 3 V to 40 V (45-V load dump protection). Operation down to 3 V allows the TPS7B82-Q1 to continue operating during cold-crank and start and stop conditions. With only 2.7- $\mu$ A typical quiescent current at light load, this device is an optimal solution for powering microcontrollers (MCUs) and CAN/LIN transceivers in standby systems.

The device features integrated short-circuit and overcurrent protection. This device operates in ambient temperatures from  $-40^{\circ}$ C to  $125^{\circ}$ C and with junction temperatures from  $-40^{\circ}$ C to  $150^{\circ}$ C. Additionally, this device uses a thermally conductive package to enable sustained operation despite significant dissipation across the device. Because of these features, the device is well suited as a power supply for various automotive applications.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE                   | BODY SIZE (NOM)   |  |
|-------------|---------------------------|-------------------|--|
|             | HVSSOP (8)                | 3.00 mm × 3.00 mm |  |
| TPS7B82-Q1  | WSON (6)                  | 2.00 mm × 2.00 mm |  |
|             | TO-252 (5) <sup>(2)</sup> | 6.10 mm × 6.60 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) Preview package.

#### **Typical Application Schematic**





| 6 | Spee                         | cifications5                       |  |  |  |  |
|---|------------------------------|------------------------------------|--|--|--|--|
|   | 6.1 Absolute Maximum Ratings |                                    |  |  |  |  |
|   | 6.2                          | ESD Ratings5                       |  |  |  |  |
|   | 6.3                          | Recommended Operating Conditions 5 |  |  |  |  |
|   | 6.4                          | Thermal Information 5              |  |  |  |  |
|   | 6.5                          | Electrical Characteristics         |  |  |  |  |
|   | 6.6                          | Typical Characteristics 7          |  |  |  |  |
| 7 | Deta                         | niled Description 10               |  |  |  |  |
|   | 7.1                          | Overview 10                        |  |  |  |  |
|   | 7.2                          | Functional Block Diagram 10        |  |  |  |  |

7.3 Feature Description..... 10

Features ..... 1

Applications ..... 1

Description ..... 1

### 4 Revision History

#### Changes from Revision D (October 2018) to Revision E

| • | Added KVU package to document as Preview device                                               |
|---|-----------------------------------------------------------------------------------------------|
| , | Changed DRV status from Preview to Production Data                                            |
|   | Added TO 252 sub bullet and added P values for HVSSOP and WSON sub bullets in Packages bullet |
| , |                                                                                               |
|   | Added KVU to Pin Configuration and Functions section                                          |
| • | Changed Electrical Characteristics table                                                      |
| • | Added second column in Test Conditions to call out device package differences                 |

#### Changes from Revision C (February 2018) to Revision D

| • | Added DRV package to document 1                                                                                                                |
|---|------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Changed $-40^{\circ}C$ to $125^{\circ}C$ to $-40^{\circ}C \le T_A \le 125^{\circ}C$ in first AEC-Q100 Qualified sub-bullet in Features section |
| • | Changed Extended Junction Temperature Range bullet of Features section                                                                         |
| • | Changed first Low Quiescent Current I <sub>Q</sub> sub-bullet in Features section                                                              |
| • | Deleted Integrated Fault Protection bullet from Features section                                                                               |
| • | Added WSON to Packages bullet in Features section                                                                                              |
| • | Changed MSOP to HVSSOP throughout document 1                                                                                                   |
| • | Changed first bullet in Applications section                                                                                                   |
| • | Added Telematics Control Unit bullet to Applications section                                                                                   |
| • | Changed second paragraph of <i>Description</i> section1                                                                                        |
| • | Added DRV package to Pin Configuration and Functions section                                                                                   |
| • | Changed maximum specification of second $I_{(Q)}$ parameter row from 5 $\mu$ A to 6.5 $\mu$ A                                                  |
| • | Added first row and last three rows to V <sub>(Dropout)</sub> parameter                                                                        |
| • | Changed Input Capacitor section                                                                                                                |

## Table of Contents

|    | 7.4  | Device Functional Modes                         | 11 |
|----|------|-------------------------------------------------|----|
| 8  | Арр  | lication and Implementation                     | 12 |
|    | 8.1  | Application Information                         | 12 |
|    | 8.2  | Typical Application                             | 12 |
| 9  | Pow  | er Supply Recommendations                       | 14 |
| 10 | Lay  | out                                             | 14 |
|    | 10.1 | Layout Guidelines                               | 14 |
|    | 10.2 | Layout Example                                  | 14 |
| 11 | Dev  | ice and Documentation Support                   | 15 |
|    | 11.1 | Receiving Notification of Documentation Updates | 15 |
|    | 11.2 | Community Resources                             | 15 |
|    | 11.3 | Trademarks                                      | 15 |
|    | 11.4 | Electrostatic Discharge Caution                 | 15 |
|    | 11.5 | Glossary                                        | 15 |
| 12 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 15 |
|    |      |                                                 |    |

Copyright © 2017-2019, Texas Instruments Incorporated

SLVSDQ0E - NOVEMBER 2017 - REVISED JUNE 2019

**TPS7B82-Q1** 

1 2

3

2

Submit Documentation Feedback

XAS

Page

3

### XAS STRUMENTS

### www.ti.com

| Cł | hanges from Revision B (February 2018) to Revision C Page                             |   |  |  |  |
|----|---------------------------------------------------------------------------------------|---|--|--|--|
| •  | Added <i>Feature</i> : Device Junction Temperature Range: -40°C to 150°C              | 1 |  |  |  |
| •  | Changed Feature From: Fixed 5-V Output Voltage To: Fixed 5-V and 3.3-V Output Voltage | 1 |  |  |  |
| •  | Added Feature: "Thermal Resistance (R <sub>0JA</sub> ): 63.9°C/W"                     | 1 |  |  |  |
| •  | Added "Powering MCUs and CAN/LIN Transceivers" to the Applications list               | 1 |  |  |  |
| •  | Changed the Description section                                                       | 1 |  |  |  |
| •  | Changed the Device Information table                                                  | 1 |  |  |  |
| •  | Added PowerPAD to the DGN package description                                         | 4 |  |  |  |
| •  | Changed pins 5 and 6 From: NC To: GND in the Pin Configuration and Functions          | 4 |  |  |  |
| •  | Deleted Note 3 from V <sub>OUT</sub> in the Absolute Maximum Ratings                  | 5 |  |  |  |
| •  | Changed the VALUE column for Output voltage From: 5 V To: 5 V or 3.3 V in Table 1     | 2 |  |  |  |

#### Changes from Revision A (November 2017) to Revision B

| • | Deleted values from capacitors C <sub>IN</sub> and C <sub>OUT</sub> in the Typical Application Schematic | 1  |
|---|----------------------------------------------------------------------------------------------------------|----|
| • | Deleted values from capacitors $C_{IN}$ and $C_{OUT}$ in Figure 15                                       | 12 |

#### Changes from Original (September 2017) to Revision A

| • | Deleted 2.5-V and 3.3-V device options from the Features list                                      | 1  |
|---|----------------------------------------------------------------------------------------------------|----|
| • | Changed V <sub>EN</sub> to Enable input in the Absolute Maximum Ratings                            | 5  |
| • | Deleted the blank NOM column from the Recommended Operating Conditions table                       | 5  |
| • | Deleted requirements for 3.3-V and 2.5-V device versions from the Electrical Characteristics table | 6  |
| • | Changed conditions for Figure 9                                                                    | 8  |
| • | Deleted 3.3-V and 2.5- output voltages from the Design Requirements table                          | 12 |

Page

**TPS7B82-Q1** 

SLVSDQ0E - NOVEMBER 2017 - REVISED JUNE 2019

Page

Page



#### 5 Pin Configuration and Functions







| PIN         |         |     |                                                                                     |                    |                                                                               |
|-------------|---------|-----|-------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------|
|             | NO.     |     |                                                                                     | I/O                | DESCRIPTION                                                                   |
| NAME        | DGN     | DRV | KVU                                                                                 |                    |                                                                               |
| DNC         |         | 5   | 4                                                                                   | _                  | Do not connect to a biased voltage. Tie this pin to ground or leave floating. |
| EN          | 2       | 2   | 2                                                                                   | I Enable input pin |                                                                               |
| GND         | 4, 5, 6 | 3,4 | 3, TAB                                                                              | _                  | Ground reference                                                              |
| IN 1 1 1    |         | Ι   | Input power-supply pin                                                              |                    |                                                                               |
| NC          | 3, 7    | —   | _                                                                                   | _                  | Not internally connected                                                      |
| OUT         | 8       | 6   | 5                                                                                   | 0                  | Regulated output voltage pin                                                  |
| Thermal pad |         | _   | Connect the thermal pad to a large-area GND plane for improved thermal performance. |                    |                                                                               |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                  |                                  | MIN  | MAX             | UNIT |
|------------------|----------------------------------|------|-----------------|------|
| V <sub>IN</sub>  | Unregulated input <sup>(3)</sup> | -0.3 | 45              | V    |
| V <sub>EN</sub>  | Enable input <sup>(3)</sup>      | -0.3 | V <sub>IN</sub> | V    |
| V <sub>OUT</sub> | Regulated output                 | -0.3 | 7               | V    |
| TJ               | Junction temperature range       | -40  | 150             | °C   |
| T <sub>stg</sub> | Storage temperature range        | -40  | 150             | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

(3) Absolute maximum voltage, withstand 45 V for 200 ms.

#### 6.2 ESD Ratings

|                    |                            |                                                             |                              | VALUE | UNIT |
|--------------------|----------------------------|-------------------------------------------------------------|------------------------------|-------|------|
|                    | Electrostatic<br>discharge | Human-body model (HBM), per per AEC Q100-002 <sup>(1)</sup> |                              | ±2000 |      |
| V <sub>(ESD)</sub> |                            | Charged-device model (CDM), per                             | Corner pins (1, 4, 5, and 8) | ±750  | V    |
|                    |                            | per AEC Q100-011                                            | Other pins                   | ±500  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                  |                                                  | MIN   | MAX             | UNIT |
|------------------|--------------------------------------------------|-------|-----------------|------|
| V <sub>IN</sub>  | Unregulated input voltage                        | 3     | 40              | V    |
| V <sub>EN</sub>  | Enable input voltage                             | 0     | V <sub>IN</sub> | V    |
| C <sub>OUT</sub> | Output capacitor requirements <sup>(1)</sup>     | 1     | 200             | μF   |
| ESR              | Output capacitor ESR requirements <sup>(2)</sup> | 0.001 | 5               | Ω    |
| T <sub>A</sub>   | Ambient temperature range                        | -40   | 125             | °C   |
| TJ               | Junction temperature range                       | -40   | 150             | °C   |

(1) The output capacitance range specified in the table is the effective value.

(2) Relevant ESR value at f = 10 kHz.

#### 6.4 Thermal Information

|                      |                                              |                 | TPS7B82-Q1 |                                 |      |
|----------------------|----------------------------------------------|-----------------|------------|---------------------------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGN<br>(HVSSOP) | DRV (WSON) | KVU (TO-<br>252) <sup>(2)</sup> | UNIT |
|                      |                                              | 8 PINS          | 6 PINS     | 5 PINS                          |      |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 63.9            | 72.8       | 38.8                            | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 50.2            | 85.8       | 46.9                            | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 22.6            | 37.4       | 17.5                            | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 1.8             | 2.7        | 10.1                            | °C/W |
| Ψјв                  | Junction-to-board characterization parameter | 22.3            | 37.3       | 17.5                            | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 12.1            | 13.8       | 10.7                            | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

report.(2) Preview package.



#### 6.5 Electrical Characteristics

 $V_{IN}$  = 14-V, 10-µF ceramic output capacitor,  $T_J$  = -40°C to 150°C, over operating ambient temperature range (unless otherwise noted)

|                         | PARAMETER                      |                                                                                      | TEST CONDITION                 | IS                                                | MIN  | TYP  | MAX  | UNIT |
|-------------------------|--------------------------------|--------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------|------|------|------|------|
| SUPPLY                  | VOLTAGE AND CURREN             | Г (IN)                                                                               |                                |                                                   | ·    |      |      |      |
| V <sub>IN</sub>         | Input voltage                  |                                                                                      |                                | V <sub>OUT(NOM)</sub><br>+ V <sub>(Dropout)</sub> |      | 40   | V    |      |
| I <sub>(SD)</sub>       | Shutdown current               | EN = 0 V                                                                             |                                |                                                   |      | 0.3  | 1    | μA   |
|                         |                                | $V_{IN} = 6 V \text{ to } 40 V,$                                                     | DRV and KVU packages           |                                                   | 1.9  | 3.5  |      |      |
| I <sub>(Q)</sub> Quie   | Quiescent current              | $I_{OUT} = 0 IIIA$                                                                   |                                | DGN package                                       |      | 1.9  | 5    |      |
|                         | Quescent current               | $V_{IN} = 6 V \text{ to } 40 V,$                                                     | EN ≥ 2 V,                      | DRV and KVU<br>packages                           |      | 2.7  | 4.5  | μA   |
|                         |                                | 1001 - 0.2 117                                                                       |                                | DGN package                                       |      | 2.7  | 6.5  |      |
| V <sub>(IN,</sub>       | V <sub>IN</sub> undervoltage   | Ramp V <sub>IN</sub> down ur                                                         | ntil the output turns          | OFF                                               |      |      | 2.7  | V    |
| UVLO)                   | detection                      | Hysteresis                                                                           |                                |                                                   |      | 200  |      | mV   |
| ENABLE                  | INPUT (EN)                     |                                                                                      |                                |                                                   |      |      |      |      |
| V <sub>IL</sub>         | Logic-input low level          |                                                                                      |                                |                                                   |      |      | 0.7  | V    |
| V <sub>IH</sub>         | Logic-input high level         |                                                                                      |                                |                                                   | 2    |      |      | V    |
| REGULA                  | red output (out)               |                                                                                      |                                |                                                   |      |      |      |      |
| V <sub>OUT</sub>        | Regulated output               | $V_{IN} = V_{OUT} + V_{(Dro)}$                                                       | -1.5%                          |                                                   | 1.5% |      |      |      |
|                         |                                | .001                                                                                 | -2%                            |                                                   | 2%   |      |      |      |
| V <sub>(Line-Reg)</sub> | Line regulation                | $V_{IN} = 6 V \text{ to } 40 V,$                                                     | I <sub>OUT</sub> = 10 mA       |                                                   |      |      | 10   | mV   |
| V <sub>(Load-</sub>     | Load regulation                | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> =                                           | 1 mA to 300 mA                 | DRV and KVU<br>packages                           |      |      | 10   | mV   |
| Reg)                    |                                |                                                                                      |                                | DGN package                                       |      |      | 20   |      |
|                         |                                |                                                                                      | I <sub>OUT</sub> = 300 mA      | DRV and KVU<br>packages                           |      | 630  | 1170 |      |
|                         |                                |                                                                                      |                                | DGN package                                       |      |      | 1000 |      |
|                         |                                | V <sub>OUT(NOM)</sub> = 5 V                                                          | I <sub>OUT</sub> = 200 mA      | DRV and KVU<br>packages                           |      | 420  | 780  |      |
|                         |                                |                                                                                      |                                | DGN package                                       |      | 400  | 700  |      |
| .,                      |                                |                                                                                      | I <sub>OUT</sub> = 100 mA      | DRV and KVU<br>packages                           |      | 210  | 390  | .,   |
| V <sub>(Dropout)</sub>  | Dropout voltage                |                                                                                      |                                | DGN package                                       |      | 200  | 350  | mv   |
|                         |                                | I <sub>ОШТ</sub> = 300 mA                                                            | DRV and KVU<br>packages        |                                                   | 730  | 1350 |      |      |
|                         |                                |                                                                                      |                                | DGN package                                       |      |      | 1250 |      |
|                         |                                | V <sub>OUT</sub> = 3.3 V                                                             | I <sub>OUT</sub> = 200 mA      | DRV and KVU<br>packages                           |      | 475  | 900  |      |
|                         |                                |                                                                                      |                                | DGN package                                       |      |      | 850  |      |
|                         |                                |                                                                                      | I <sub>OUT</sub> = 100 mA      |                                                   |      |      | 450  |      |
| I <sub>OUT</sub>        | Output current                 | $V_{\text{OUT}}$ in regulation                                                       |                                |                                                   | 0    |      | 300  | mA   |
| I <sub>(CL)</sub>       | Output current limit           | V <sub>OUT</sub> short to 90%                                                        | × V <sub>OUT</sub>             |                                                   | 310  | 510  | 690  | mA   |
| PSRR                    | Power-supply ripple rejection  | $\begin{array}{l} V_{(Ripple)} = 0.5 \ V_{PP}, \\ C_{OUT} = 2.2 \ \mu F \end{array}$ | I <sub>OUT</sub> = 10 mA, freq | uency = 100 Hz,                                   |      | 60   |      | dB   |
| OPERATI                 | NG TEMPERATURE RAN             | GE                                                                                   |                                |                                                   |      |      | ,    |      |
| T <sub>(SD)</sub>       | Junction shutdown temperature  |                                                                                      |                                |                                                   |      | 175  |      | °C   |
| T <sub>(HYST)</sub>     | Hysteresis of thermal shutdown |                                                                                      |                                |                                                   |      | 20   |      | ٥C   |



#### 6.6 Typical Characteristics

 $V_{IN} = 14 \text{ V}, V_{EN} \ge 2 \text{ V}, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C} \text{ (unless otherwise noted)}$ 



TPS7B82-Q1 SLVSDQ0E – NOVEMBER 2017 – REVISED JUNE 2019



www.ti.com

#### **Typical Characteristics (continued)**

 $V_{IN}$  = 14 V,  $V_{EN} \ge 2$  V,  $T_J$  = -40°C to 150°C (unless otherwise noted)





#### **Typical Characteristics (continued)**





#### 7 Detailed Description

#### 7.1 Overview

The TPS7B82-Q1 is a 40-V 300-mA low-dropout linear regulator with ultralow quiescent current. This voltage regulator consumes only 3  $\mu$ A of quiescent current at light load, and is quite suitable for the automotive always-on application.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Device Enable (EN)

The EN pin is a high-voltage-tolerant pin. A high input activates the device and turns the regulation ON. Connect this pin to an external microcontroller or a digital circuit to enable and disable the device, or connect to the IN pin for self-bias applications.

#### 7.3.2 Undervoltage Shutdown

This device has an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage  $(V_{IN})$  falls below an internal UVLO threshold  $(V_{(UVLO)})$ . This ensures that the regulator does not latch into an unknown state during low-input-voltage conditions. If the input voltage has a negative transient which drops below the UVLO threshold and recovers, the regulator shuts down and powers up with a normal power-up sequence once the input voltage is above the required level.

#### 7.3.3 Current Limit

This device features current-limit protection to keep the device in a safe operating area when an overload or output short-to-ground condition occurs. This protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, fault protection limits the current through the pass element to  $I_{(LIM)}$  to protect the device from excessive power dissipation.

#### 7.3.4 Thermal Shutdown

This device incorporates a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the TSD trip point. The junction temperature exceeding the TSD trip point causes the output to turn off. When the junction temperature falls below the TSD trip point minus thermal shutdown hysteresis, the output turns on again.



#### 7.4 Device Functional Modes

#### 7.4.1 Operation With V<sub>IN</sub> Lower Than 3 V

The device normally operates with input voltages above 3 V. The device can also operate at lower input voltages; the maximum UVLO voltage is 2.7 V. At input voltages below the actual UVLO voltage, the device does not operate.

#### 7.4.2 Operation With $V_{IN}$ Larger Than 3 V

When  $V_{IN}$  is greater than 3 V, if  $V_{IN}$  is also higher than the output set value plus the device dropout voltage,  $V_{OUT}$  is equal to the set value. Otherwise,  $V_{OUT}$  is equal to  $V_{IN}$  minus the dropout voltage.

TEXAS INSTRUMENTS

www.ti.com

#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS7B82-Q1 is a 300-mA 40-V low-dropout linear regulator with ultralow quiescent current. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic function of the device.

#### 8.2 Typical Application

Figure 15 shows a typical application circuit for the TPS7B82-Q1. Different values of external components can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. TI recommends using a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



Figure 15. TPS7B82-Q1 Typical Application Schematic

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 1.

| Table 1. | Design | Requirement | s Parameters |
|----------|--------|-------------|--------------|
|----------|--------|-------------|--------------|

| PARAMETER           | VALUE          |
|---------------------|----------------|
| Input voltage range | 3 V to 40 V    |
| Output voltage      | 5 V or 3.3 V   |
| Output current      | 300 mA maximum |

#### 8.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
- Output voltage
- Output current

#### 8.2.2.1 Input Capacitor

Although an input capacitor is not required for stability, good analog design practice is to connect a  $10-\mu$ F to  $22-\mu$ F capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple rejection, and PSRR. The voltage rating must be greater than the maximum input voltage.



#### 8.2.2.2 Output Capacitor

To ensure the stability of the TPS7B82-Q1, the device requires an output capacitor with a value in the range from 1  $\mu$ F to 200  $\mu$ F and with an ESR range between 0.001  $\Omega$  and 5  $\Omega$ . TI recommends selecting a ceramic capacitor with low ESR to improve the load transient response.

#### 8.2.3 Application Curve



Figure 16. TPS7B82-Q1 Power-Up Waveform (5 V)

**TPS7B82-Q1** 

SLVSDQ0E - NOVEMBER 2017-REVISED JUNE 2019



#### 9 Power Supply Recommendations

The device is designed to operate from an input-voltage supply range from 3 V to 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B82-Q1, TI recommends adding a capacitor with a value greater than or equal to 10  $\mu$ F with a 0.1- $\mu$ F bypass capacitor in parallel at the input.

#### 10 Layout

#### **10.1 Layout Guidelines**

For LDO power supplies, especially these high-voltage and large-output-current ones, layout is an important step. If layout is not carefully designed, the regulator could fail to deliver enough output current because of thermal limitation. To improve the thermal performance of the device, and maximize the current output at high ambient temperature, TI recommends spreading the copper under the thermal pad as far as possible and placing enough thermal vias on the copper under the thermal pad. Figure 17 shows an example layout.

#### 10.2 Layout Example



Figure 17. TPSB82-Q1 Example Layout Diagram



#### **11** Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qtv | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing            | _    | ary            | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| PS7B8233QKVURQ1  | ACTIVE  | TO-252       | KVU                | 5    | 2500           | TBD                        | Call TI          | Call TI             | -40 to 150   |                | Samples |
| PS7B8250QKVURQ1  | ACTIVE  | TO-252       | KVU                | 5    | 2500           | TBD                        | Call TI          | Call TI             | -40 to 150   |                | Samples |
| TPS7B8233QDGNRQ1 | ACTIVE  | HVSSOP       | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 150   | 1GGX           | Samples |
| TPS7B8233QDRVRQ1 | ACTIVE  | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 150   | 10RH           | Samples |
| TPS7B8233QKVURQ1 | PREVIEW | TO-252       | KVU                | 5    | 2500           | TBD                        | Call TI          | Call TI             | -40 to 150   |                |         |
| TPS7B8250QDGNRQ1 | ACTIVE  | HVSSOP       | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 150   | 19TX           | Samples |
| TPS7B8250QDRVRQ1 | ACTIVE  | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 150   | 1UFH           | Samples |
| TPS7B8250QKVURQ1 | PREVIEW | TO-252       | KVU                | 5    | 2500           | TBD                        | Call TI          | Call TI             | -40 to 150   |                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### PACKAGE OPTION ADDENDUM

6-Feb-2020

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 'All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7B8233QDGNRQ1            | HVSSOP          | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8233QDRVRQ1            | WSON            | DRV                | 6    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8250QDGNRQ1            | HVSSOP          | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8250QDRVRQ1            | WSON            | DRV                | 6    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

6-Sep-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7B8233QDGNRQ1 | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8233QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8250QDGNRQ1 | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8250QDRVRQ1 | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

### **DRV 6**

### **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



### **DRV0006A**



### **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



### **DRV0006A**

### **EXAMPLE BOARD LAYOUT**

#### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature

number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



### **DRV0006A**

### **EXAMPLE STENCIL DESIGN**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



KVU (R-PSFM-G5)

### PLASTIC FLANGE-MOUNT PACKAGE



- A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - $\bigtriangleup$  The center lead is in electrical contact with the exposed thermal tab.
  - D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side. E. Falls within JEDEC TO-252 variation AD.



DGN (S-PDSO-G8)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
   F. Falls within JEDEC MO-187 variation AA-T

PowerPAD is a trademark of Texas Instruments.



### **PACKAGE OUTLINE**

### DGN0008G

## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



### DGN0008G

### **EXAMPLE BOARD LAYOUT**

### PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



### DGN0008G

### **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated