**TCA6408A** ZHCSRH9E - APRIL 2009 - REVISED JANUARY 2023 # TCA6408A 具有中断输出、复位和配置寄存器的低电压 8 位 I<sup>2</sup>C 和 SMBus I/O 扩 展器 # 1 特性 - I2C 至并行端口扩展器 - 工作电源电压范围为 1.65 V 至 5.5 V - 支持 1.8V、2.5V、3.3V 和 5V I<sup>2</sup>C 总线和 P 端口之 间进行双向电平转换和 GPIO 扩展 - 1µA的低待机流耗 - 可耐受 5V 电压的 I/O 端口 - 400kHz 快速 I<sup>2</sup>C 总线 - 硬件地址引脚,允许在同一 I<sup>2</sup>C/SMBus 总线上支持 两个 TCA6408A 器件 - 低电平有效复位 (RESET) 输入 - 开漏低电平有效中断 (INT) 输出 - 输入和输出配置寄存器 - 极性反转寄存器 - 内部上电复位 - 加电时所有通道均被配置为输入 - 加电时无干扰 - SCL 和 SDA 输入端装有噪声滤波器 - 具有最大高电流驱动能力的锁存输出,适用于直接 驱动 LED - 闩锁性能超过 100mA,符合 JESD 78 Ⅱ 类规范的 - 施密特触发操作支持在 SCL 和 SDA 输入端实现缓 慢输入转换并提升开关噪声抗扰度 - ESD 保护性能超出 JESD 22 标准 - 2000V 人体放电模型 (A114-A) - 1000V 充电器件模型 (C101) ### 2 应用 - 服务器 - 路由器(电信交换设备) - 个人计算机 - 个人电子产品(游戏机) - 工业自动化 - 采用 GPIO 受限处理器的产品 # 3 说明 TCA6408A 是一款 16 引脚器件,可为两线双向 I<sup>2</sup>C 总 线(或 SMBus)协议提供 8 位通用并行输入/输出 (I/O) 扩展。在器件运行过程中, $I^2C$ 总线侧 $(V_{CCI})$ 和 P 端口侧 (V<sub>CCP</sub>) 均可由电压介于 1.65V 至 5.5 V 之间 的电源供电。这使得 TCA6408A 能够在 SDA/SCL 侧 (在这里,电源电平正在降低以节省电力)与下一代微 处理器和微控制器相连接。与微处理器和微控制器的电 源电压不断走低不同,有些 PCB 组件(例如 LED)仍 然需要使用 5V 电源。 该器件支持 100kHz(标准模式)和 400kHz(快速模 式)时钟频率。当开关、传感器、按钮、LED、风扇等 设备需要额外使用 I/O 时,I/O 扩展器(如 TCA6408A)可提供简易解决方案。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | | | | | | | |----------|-------------------|-----------------|--|--|--|--|--|--| | | TSSOP (16) | 5.00mm × 4.40mm | | | | | | | | TCA6408A | VQFN (16) | 3.00mm × 3.00mm | | | | | | | | | UQFN (16) | 2.60mm x 1.80mm | | | | | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) 录。 简化版原理图 # **Table of Contents** | 1 特性 | 1 | 8.3 Feature Description | <mark>2</mark> 0 | |----------------------------------------------------|----|-------------------------------------|------------------| | 2 应用 | | 8.4 Device Functional Modes | | | 3 说明 | | 8.5 Programming | <mark>2</mark> 1 | | 4 Revision History | | 8.6 Register Map | <mark>25</mark> | | 5 Pin Configuration and Functions | | 9 Application and Implementation | <mark>27</mark> | | 6 Specifications | | 9.1 Application Information | <mark>27</mark> | | 6.1 Absolute Maximum Ratings | | 9.2 Typical Application | 28 | | 6.2 ESD Ratings | | 10 Power Supply Recommendations | <mark>31</mark> | | 6.3 Recommended Operating Conditions | | 10.1 Power-On Reset Requirements | 31 | | 6.4 Thermal Information | | 11 Layout | | | 6.5 Electrical Characteristics | | 11.1 Layout Guidelines | <mark>33</mark> | | 6.6 I <sup>2</sup> C Interface Timing Requirements | | 11.2 Layout Example | <mark>33</mark> | | 6.7 Reset Timing Requirements | | 12 Device and Documentation Support | <mark>34</mark> | | 6.8 Switching Characteristics | | 12.1 接收文档更新通知 | 34 | | 6.9 Typical Characteristics | | 12.2 支持资源 | <mark>34</mark> | | 7 Parameter Measurement Information | | 12.3 商标 | | | 8 Detailed Description | 17 | 12.4 静电放电警告 | | | 8.1 Overview | | 12.5 术语表 | | | 8.2 Functional Block Diagrams | | 12.0 | | **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | 1 | | | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | C | hanges from Revision D (July 2015) to Revision E (January 2023) | Page | | • | 将提到 I <sup>2</sup> C 的旧术语实例通篇更改为控制器和目标 | 1 | | • | Added paragraph: "Ramping up the device V <sub>CCP</sub> " to <i>Power-On Reset Requirements</i> | 31 | | | | | | C | hanges from Revision C (July 2009) to Revision D (July 2015) | Page | | _ | hanges from Revision C (July 2009) to Revision D (July 2015) 添加了 <i>引脚配置和功能</i> 部分、ESD 等级表、特性说明部分、器件功能模式、应用和实施部分、<br>议部分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分 | 电源相关建 | Product Folder Links: TCA6408A # **5 Pin Configuration and Functions** 图 5-1. PW Package, 16-Pin TSSOP (Top View) 图 5-2. RGT Package, 16-Pin VQFN (Top View) 图 5-3. RSV Package, 16-Pin UQFN (Top View) 表 5-1. Pin Functions | | PIN | | | | |------|-------|------------|----------------------------------------------------------------------------------------------|--| | NAME | TSSOP | UQFN, VQFN | DESCRIPTION | | | ADDR | 2 | 16 | Address input. Connect directly to V <sub>CCP</sub> or ground. | | | GND | 8 | 6 | Ground | | | INT | 13 | 11 | Interrupt output. Connect to V <sub>CCI</sub> through a pull-up resistor. | | | P0 | 4 | 2 | P-port input/output (push-pull design structure). At power on, P0 is configured as an input. | | | P1 | 5 | 3 | P-port input/output (push-pull design structure). At power on, P1 is configured as an input. | | | P2 | 6 | 4 | P-port input/output (push-pull design structure). At power on, P2 is configured as an input. | | | P3 | 7 | 5 | P-port input/output (push-pull design structure). At power on, P3 is configured as an input. | | | P4 | 9 | 7 | P-port input/output (push-pull design structure). At power on, P4 is configured as an input. | | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # 表 5-1. Pin Functions (continued) | | PIN | | DESCRIPTION | | | | |------------------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | TSSOP | UQFN, VQFN | DESCRIPTION | | | | | P5 | 10 | 8 | P-port input/output (push-pull design structure). At power on, P5 is configured as an input. | | | | | P6 | 11 | 9 | P-port input/output (push-pull design structure). At power on, P6 is configured as an input. | | | | | P7 | 12 | 10 | P-port input/output (push-pull design structure). At power on, P7 is configured as an input. | | | | | RESET | 3 | 1 | Active-low reset input. Connect to V <sub>CCI</sub> through a pull-up resistor, if no active connection is used. | | | | | SCL | 14 | 12 | Serial clock bus. Connect to V <sub>CCI</sub> through a pull-up resistor. | | | | | SDA | 15 | 13 | Serial data bus. Connect to V <sub>CCI</sub> through a pull-up resistor. | | | | | V <sub>CCI</sub> | 1 | 15 | Supply voltage of $I^2C$ bus. Connect directly to the $V_{CC}$ of the external $I^2C$ controller. Provides voltage level translation. | | | | | V <sub>CCP</sub> | 16 | 14 | Supply voltage of TCA6408A for P-ports | | | | # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (see (1)) | | | · | <u>, , , , , , , , , , , , , , , , , , , </u> | MIN | MAX | UNIT | |------------------|---------------------------------------------|------------------|---------------------------------------------------------|-------|-----|--------| | V <sub>CCI</sub> | Supply voltage for I <sup>2</sup> C pins | | | - 0.5 | 6.5 | V | | V <sub>CCP</sub> | Supply voltage for P-ports | | | | | | | VI | Input voltage <sup>(2)</sup> | | | - 0.5 | 6.5 | V | | Vo | Output voltage <sup>(2)</sup> | | | - 0.5 | 6.5 | V | | I <sub>IK</sub> | Input clamp current | ADDR, RESET, SCL | V <sub>I</sub> < 0 | | ±20 | mA | | I <sub>OK</sub> | Output clamp current | INT | V <sub>O</sub> < 0 | | ±20 | mA | | | Input/output clamp current | P-port | V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CCP</sub> | | ±20 | mA | | I <sub>IOK</sub> | | SDA | V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CCI</sub> | | ±20 | l IIIA | | 1 | Continuous output low current | P-port | $V_O = 0$ to $V_{CCP}$ | | 50 | mA | | I <sub>OL</sub> | Continuous output low current | SDA, ĪNT | $V_O = 0$ to $V_{CCI}$ | | 25 | iiiA | | I <sub>OH</sub> | Continuous output high current | P-port | V <sub>O</sub> = 0 to V <sub>CCP</sub> | | 50 | mA | | | Continuous current through GND | | | | 200 | | | I <sub>CC</sub> | Continuous current through V <sub>CCP</sub> | | | | 160 | mA | | | Continuous current through V <sub>CCI</sub> | | | | 10 | ı | | T <sub>stg</sub> | Storage temperature | | | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under #6.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** | | | | MIN | MAX | UNIT | |------------------|------------------------------------------|-----------------|------------------------|------------------------|------| | V <sub>CCI</sub> | Supply voltage for I <sup>2</sup> C pins | | 1.65 | 5.5 | V | | V <sub>CCP</sub> | Supply voltage for P-ports | | 1.65 | 5.5 | | | | | SCL, SDA | 0.7 × V <sub>CCI</sub> | V <sub>CCI</sub> | | | V <sub>IH</sub> | High-level input voltage | RESET | 0.7 × V <sub>CCI</sub> | 5.5 | V | | | | ADDR, P7 - P0 | 0.7 × V <sub>CCP</sub> | 5.5 | | | ., | Low-level input voltage | SCL, SDA, RESET | - 0.5 | 0.3 × V <sub>CCI</sub> | V | | V <sub>IL</sub> | | ADDR, P7 - P0 | - 0.5 | 0.3 × V <sub>CCP</sub> | V | | I <sub>OH</sub> | High-level output current | P7 - P0 | | 10 | mA | | I <sub>OL</sub> | Low-level output current | P7 - P0 | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | | - 40 | 85 | °C | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback <sup>2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.4 Thermal Information** | | | TCA6408A | | | | | |------------------------|----------------------------------------------|------------|------------|------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | RGT (VQFN) | RSV (UQFN) | UNIT | | | | | 16 PINS | 16 PINS | 16 PINS | | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 122 | 65.5 | 127.7 | °C/W | | | R <sub>θ</sub> JC(top) | Junction-to-case (top) thermal resistance | 56.4 | 92.1 | 62.3 | °C/W | | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 67.1 | 40.0 | 48.4 | °C/W | | | ψ ЈТ | Junction-to-top characterization parameter | 10.8 | 6.9 | 2.5 | °C/W | | | ψ ЈВ | Junction-to-board characterization parameter | 66.5 | 21.3 | 48.6 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range, V<sub>CCI</sub> = 1.65 V to 5.5 V (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | V <sub>CCP</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------------------------------------------------|----------------------------|---------------------------------|-----------------------------------------------------------------------------------|-------------------|-------|--------------------|------|------------| | V <sub>IK</sub> | Input diode cla | amp voltage | I <sub>I</sub> = - 18 mA | 1.65 V to 5.5 V | - 1.2 | | | V | | V <sub>POR</sub> | Power-on rese | et voltage <sup>(2)</sup> | V <sub>I</sub> = V <sub>CCP</sub> or GND, I <sub>O</sub> = 0 | 1.65 V to 5.5 V | | 1 | 1.4 | V | | | | | | 1.65 V | 1.2 | | | | | | | | | 2.3 V | 1.8 | | | | | | | | I <sub>OH</sub> = -8 mA | 3 V | 2.6 | | | | | M | P-port high-le | vel output | | 4.5 V | 4.1 | | | ., | | V <sub>OH</sub> | voltage | | | 1.65 V | 1.1 | | | V | | | | | 10 | 2.3 V | 1.7 | | | | | | | | $I_{OH} = -10 \text{ mA}$ | 3 V | 2.5 | | | | | | | | | 4.5 V | 4.0 | | | | | | | | | 1.65 V | | | 0.45 | | | | | | L = 0 mA | 2.3 V | | | 0.25 | | | | | | I <sub>OL</sub> = 8 mA | 3 V | | | 0.25 | | | | P-port low-lev | el output | | 4.5 V | | | 0.2 | ., | | V <sub>OL</sub> | voltage | | | 1.65 V | | | 0.6 | V | | | | | L = 10 mA | | | | 0.3 | ı | | | | | I <sub>OL</sub> = 10 mA | 3 V | | | 0.25 | | | | | | | 4.5 V | | | 0.2 | | | | SDA<br>INT | | V = 0.4 V | 1 GE V to E E V | 3 | | | m 1 | | I <sub>OL</sub> | | | $V_{OL} = 0.4 \text{ V}$ | 1.65 V to 5.5 V | 3 | 15 | | mA | | | SCL, SDA, RESET | | V <sub>I</sub> = V <sub>CCI</sub> or GND | - 1.65 V to 5.5 V | | | ±0.1 | ^ | | l <sub>l</sub> | ADDR | | V <sub>I</sub> = V <sub>CCP</sub> or GND | - 1.05 V to 5.5 V | | | ±0.1 | μ <b>Α</b> | | I <sub>IH</sub> | P-port | | V <sub>I</sub> = V <sub>CCP</sub> | 4.05.7/4- 5.5.7/ | | | 1 | μ <b>А</b> | | I <sub>IL</sub> | P-port | | V <sub>I</sub> = GND | 1.65 V to 5.5 V | | | 1 | μА | | | | SDA, | V <sub>I</sub> on SDA and RESET= V <sub>CCI</sub> or GND, | 3.6 V to 5.5 V | | 10 | 20 | | | | | P-port,<br>ADDR, | $V_I$ on P-port and ADDR = $V_{CCP}$ or GND,<br>$I_O = 0$ , $I/O = inputs$ , | 2.3 V to 3.6 V | | 6.5 | 15 | | | | | RESET | f <sub>SCL</sub> = 400 kHz | 1.65 V to 2.3 V | | 4 | 9 | | | I <sub>CC</sub><br>(I <sub>CCI</sub> + I <sub>CCP</sub> ) | | SCL, SDA, | V <sub>I</sub> on SCL, SDA and RESET = V <sub>CCI</sub> or | 3.6 V to 5.5 V | | 1.5 | 7 | $\mu$ A | | (-001 -001) | | P-port, | GND, | 2.3 V to 3.6 V | | 1 | 3.2 | | | | | Y ON P-POR AND R = VCCD OF GIVE | 1.65 V to 2.3 V | | 0.5 | 1.7 | | | | Δ I <sub>CCI</sub> | Additional SCL, SDA, RESET | | One input at V <sub>CCI</sub> - 0.6 V,<br>Other inputs at V <sub>CCI</sub> or GND | 1.65 V to 5.5 V | | | 25 | μА | | Δ I <sub>CCP</sub> | | P-port,<br>ADDR | One input at V <sub>CCP</sub> - 0.6 V,<br>Other inputs at V <sub>CCP</sub> or GND | 1.65 V to 5.5 V | | | 80 | μА | | Ci | SCL | | V <sub>I</sub> = V <sub>CCI</sub> or GND | 1.65 V to 5.5 V | | 6 | 7 | pF | | C. | SDA | | V <sub>IO</sub> = V <sub>CCI</sub> or GND | 165 // +0 5 5 // | | 7 | 8 | pΕ | | C <sub>io</sub> | P-port | | V <sub>IO</sub> = V <sub>CCP</sub> or GND | 1.65 V to 5.5 V | | 7.5 | 8.5 | pF | <sup>(1)</sup> All typical values are at nominal supply voltage (1.8-V, 2.5-V, 3.3-V, or 5-V V<sub>CC</sub>) and T<sub>A</sub> = 25°C. (2) When power (from 0 V) is applied to V<sub>CCP</sub>, an internal power-on reset holds the TCA6408A in a reset condition until V<sub>CCP</sub> has reached V<sub>POR</sub>. At that time, the reset condition is released, and the TCA6408A registers and I<sup>2</sup>C/SMBus state machine initialize to their default states. After that, $V_{\text{CCP}}$ must be lowered to below 0.2 V and back up to the operating voltage for a power-reset cycle. # 6.6 I<sup>2</sup>C Interface Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see 🛭 7-1) | | | STANDARD<br>I <sup>2</sup> C BL | | FAST MODE<br>I <sup>2</sup> C BUS | | UNIT | |-----------------------|----------------------------------------------------------------------------|---------------------------------|------|-----------------------------------|-----|------------| | | | MIN | MAX | MIN | MAX | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | 0 | 100 | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | 4 | | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | 4.7 | | 1.3 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | 0 | 50 | 0 | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial data setup time | 250 | | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial data hold time | 0 | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | 1000 | 20 + 0.1C <sub>b</sub> | 300 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | 300 | 20 + 0.1C <sub>b</sub> | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time, 10-pF to 400-pF bus | | 300 | 20 + 0.1C <sub>b</sub> | 300 | μs | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and Start | 4.7 | | 1.3 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeater Start condition setup time | 4.7 | | 0.6 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeater Start condition hold time | 4 | | 0.6 | | μ <b>s</b> | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup time | 4 | | 0.6 | | μs | | t <sub>vd(data)</sub> | Valid data time, SCL low to SDA output valid | | 1 | | 1 | μs | | t <sub>vd(ack)</sub> | Valid data time of ACK condition, ACK signal from SCL low to SDA (out) low | | 1 | | 1 | μS | # **6.7 Reset Timing Requirements** over recommended operating free-air temperature range (unless otherwise noted) (see <a> 7-4</a>) | | | STANDARD MODE<br>I <sup>2</sup> C BUS | | FAST MODE<br>I <sup>2</sup> C BUS | | UNIT | |--------------------|----------------------|---------------------------------------|-----|-----------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | t <sub>W</sub> | Reset pulse duration | 4 | | 4 | | ns | | t <sub>REC</sub> | Reset recovery time | 0 | | 0 | | ns | | t <sub>RESET</sub> | Time to reset | 600 | | 600 | | ns | Product Folder Links: TCA6408A # **6.8 Switching Characteristics** over recommended operating free-air temperature range, $C_L \le 100$ pF (unless otherwise noted) (see $\boxtimes$ 7-1) | PARAMETER | | FROM<br>(INPUT) | TO<br>(OUTPUT) | STANDARD<br>I <sup>2</sup> C BU | - | FAST MO | - | UNIT | |-----------------|----------------------------|-----------------|----------------|---------------------------------|-----|---------|-----|------------| | | | (INFOT) | (0011-01) | MIN | MAX | MIN | MAX | | | t <sub>iv</sub> | Interrupt valid time | P-Port | ĪNT | | 4 | | 4 | μ <b>S</b> | | t <sub>ir</sub> | Interrupt reset delay time | SCL | INT | | 4 | | 4 | μ <b>S</b> | | t <sub>pv</sub> | Output data valid | SCL | P7 - P0 | | 400 | | 400 | ns | | t <sub>ps</sub> | Input data setup time | P-Port | SCL | 0 | | 0 | | ns | | t <sub>ph</sub> | Input data hold time | P-Port | SCL | 300 | | 300 | | ns | # **6.9 Typical Characteristics** T<sub>A</sub> = 25°C (unless otherwise noted) # 6.9 Typical Characteristics (continued) T<sub>A</sub> = 25°C (unless otherwise noted) # 6.9 Typical Characteristics (continued) T<sub>A</sub> = 25°C (unless otherwise noted) # 7 Parameter Measurement Information **SDA LOAD CONFIGURATION** **VOLTAGE WAVEFORMS** | BYTE | DESCRIPTION | |------|--------------------------| | 1 | I <sup>2</sup> C address | | 2 | Input register port data | - A. $C_L$ includes probe and jig capacitance. toof is measured with $C_L$ of 10 pF or 400 pF. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0$ = 50 $\Omega$ , $t_r/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 图 7-1. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms #### INTERRUPT LOAD CONFIGURATION - A. $C_L$ includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0$ = 50 $\Omega$ , $t_t/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 图 7-2. Interrupt Load Circuit And Voltage Waveforms ### P-PORT LOAD CONFIGURATION WRITE MODE $(R/\overline{W} = 0)$ - A. $C_L$ includes probe and jig capacitance. - B. $t_{pv}$ is measured from 0.7 × $V_{CC}$ on SCL to 50% I/O (Pn) output. - C. All inputs are supplied by generators having the following characteristics: PRR $\leqslant$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , $t_{r}/t_{f} \leqslant$ 30 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 图 7-3. P-Port Load Circuit And Timing Waveforms **SDA LOAD CONFIGURATION** #### P-PORT LOAD CONFIGURATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leqslant$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_r/t_f \leqslant$ 30 ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. I/Os are configured as inputs. - E. All parameters and waveforms are not applicable to all devices. 图 7-4. Reset Load Circuits And Voltage Waveforms Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8 Detailed Description ### 8.1 Overview The bidirectional voltage-level translation in the TCA6408A is provided through $V_{CCI}$ . $V_{CCI}$ should be connected to the $V_{CC}$ of the external SCL/SDA lines. This indicates the $V_{CC}$ level of the I<sup>2</sup>C bus to the TCA6408A. The voltage level on the P-port of the TCA6408A is determined by $V_{CCP}$ . The TCA6408A consists of one 8-bit Configuration (input or output selection), Input, Output, and Polarity Inversion (active high) Register. At power on, the I/Os are configured as inputs. However, the system controller can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or Output Register. The polarity of the Input Port Register can be inverted with the Polarity Inversion Register. All registers can be read by the system controller. The system controller can reset the TCA6408A in the event of a timeout or other improper operation by asserting a low in the $\overline{\text{RESET}}$ input. The power-on reset puts the registers in their default state and initializes the I<sup>2</sup>C/SMBus state machine. The $\overline{\text{RESET}}$ pin causes the same reset/initialization to occur without depowering the part. The TCA6408A open-drain interrupt ( $\overline{\text{INT}}$ ) output is activated when any input state differs from its corresponding Input Port Register state and is used to indicate to the system controller that an input state has changed. INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the TCA6408A can remain a simple target device. The device P-port outputs have high-current sink capabilities for directly driving LEDs while consuming low device current. One hardware pin (ADDR) can be used to program and vary the fixed I<sup>2</sup>C address and allow up to two devices to share the same I<sup>2</sup>C bus or SMBus. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # 8.2 Functional Block Diagrams - A. All pin numbers shown are for the PW package. - B. All I/Os are set to inputs at reset. 图 8-1. Logic Diagram (Positive Logic) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated A. On power up or reset, all registers return to default values. 图 8-2. Simplified Schematic of P0 to P7 # 8.3 Feature Description ### 8.3.1 Voltage Translation 表 8-1 shows some common supply voltage options for voltage translation between the I $^2$ C bus and the P-ports of the TCA6408A. 表 8-1. Voltage Translation | V <sub>CCI</sub> (SCL AND SDA OF I <sup>2</sup> C CONTROLLER) (V) | V <sub>CCP</sub><br>(P-PORT)<br>(V) | |-------------------------------------------------------------------|-------------------------------------| | 1.8 | 1.8 | | 1.8 | 2.5 | | 1.8 | 3.3 | | 1.8 | 5 | | 2.5 | 1.8 | | 2.5 | 2.5 | | 2.5 | 3.3 | | 2.5 | 5 | | 3.3 | 1.8 | | 3.3 | 2.5 | | 3.3 | 3.3 | | 3.3 | 5 | | 5 | 1.8 | | 5 | 2.5 | | 5 | 3.3 | | 5 | 5 | #### 8.3.2 I/O Port When an I/O is configured as an input, FETs Q1 and Q2 are off, which creates a high-impedance input. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V. If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low-impedance paths between the I/O pin and either V<sub>CC</sub> or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation. #### 8.3.3 Interrupt Output (INT) An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time tiv, the signal INT is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting or when data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as INT. Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register. The $\overline{\rm INT}$ output has an open-drain structure and requires pull-up resistor to $V_{\rm CCP}$ or $V_{\rm CCI}$ , depending on the application. INT should be connected to the voltage source of the device that requires the interrupt information. ### 8.3.4 Reset Input (RESET) The RESET input can be asserted to initialize the system while keeping the $V_{CCP}$ at its operating level. A reset can be accomplished by holding the RESET pin low for a minimum of tw. The TCA6408A registers and I2C/ Product Folder Links: TCA6408A SMBus state machine are changed to their default state once $\overline{\text{RESET}}$ is low (0). When $\overline{\text{RESET}}$ is high (1), the I/O levels at the P-port can be changed externally or through the controller. This input requires a pull-up resistor to $V_{\text{CCI}}$ , if no active connection is used. ### 8.4 Device Functional Modes #### 8.4.1 Power-On Reset (POR) When power (from 0 V) is applied to $V_{CCP}$ , an internal power-on reset holds the TCA6408A in a reset condition until $V_{CCP}$ has reached $V_{POR}$ . At that time, the reset condition is released, and the TCA6408A registers and $I^2C/SMBus$ state machine initialize to their default states. After that, $V_{CCP}$ must be lowered to below $V_{PORF}$ and back up to the operating voltage for a power-reset cycle. #### 8.4.2 Powered-Up When power has been applied to both $V_{CCP}$ and $V_{CCI}$ and a POR has taken place, the device is in a functioning mode. The device will always be ready to receive new requests via the $I^2C$ bus. #### 8.5 Programming ### 8.5.1 I<sup>2</sup>C Interface The TCA6408A has a standard bidirectional I<sup>2</sup>C interface that is controlled by a controller device in order to be configured or read the status of this device. Each target on the I<sup>2</sup>C bus has a specific device address to differentiate between other target devices that are on the same I<sup>2</sup>C bus. Many target devices will require configuration upon startup to set the behavior of the device. This is typically done when the controller accesses internal register maps of the target, which have unique register addresses. A device can have one or multiple registers where data is stored, written, or read. The physical $I^2C$ interface consists of the serial clock (SCL) and serial data (SDA) lines. Both SDA and SCL lines must be connected to $V_{CC}$ through a pull-up resistor. The size of the pull-up resistor is determined by the amount of capacitance on the $I^2C$ lines. (For further details, refer to $I^2C$ Pull-up Resistor Calculation (SLVA689).) Data transfer may be initiated only when the bus is idle. A bus is considered idle if both SDA and SCL lines are high after a STOP condition. The following is the general procedure for a controller to access a target device: - 1. If a controller wants to send data to a target: - Controller-transmitter sends a START condition and addresses the target-receiver. - · Controller-transmitter sends data to target-receiver. - Controller-transmitter terminates the transfer with a STOP condition. - 2. If a controller wants to receive or read data from a target: - Controller-receiver sends a START condition and addresses the target-transmitter. - Controller-receiver sends the requested register to read to target-transmitter. - Controller-receiver receives data from the target-transmitter. - Controller-receiver terminates the transfer with a STOP condition. 图 8-3. Definition of Start and Stop Conditions 图 8-4. Bit Transfer 表 8-2. Interface Definition | BYTE | | BIT | | | | | | | | | | |---------------------------------|---------|-----|----|----|----|----|------|---------|--|--|--| | DITE | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) | | | | | I <sup>2</sup> C target address | L | Н | L | L | L | L | ADDR | R/W | | | | | I/O data bus | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | | #### 8.5.2 Bus Transactions Data must be sent to and received from the target devices, and this is accomplished by reading from or writing to registers in the target device. Registers are locations in the memory of the target which contain information, whether it be the configuration information or some sampled data to send back to the controller. The controller must write information to these registers in order to instruct the target device to perform a task. While it is common to have registers in I<sup>2</sup>C targets, note that not all target devices will have registers. Some devices are simple and contain only 1 register, which may be written to directly by sending the register data immediately after the target address, instead of addressing a register. An example of a single-register device would be an 8-bit I<sup>2</sup>C switch, which is controlled via I<sup>2</sup>C commands. Since it has 1 bit to enable or disable a channel, there is only 1 register needed, and the controller merely writes the register data after the target address, skipping the register number. #### 8.5.2.1 Writes To write on the $I^2C$ bus, the controller will send a START condition on the bus with the address of the target, as well as the last bit (the R/ $\overline{W}$ bit) set to 0, which signifies a write. After the target sends the acknowledge bit, the controller will then send the register address of the register to which it wishes to write. The target will acknowledge again, letting the controller know it is ready. After this, the controller will start sending the register data to the target until the controller has sent all the data necessary (which is sometimes only a single byte), and the controller will terminate the transmission with a STOP condition. ⊗ 8-5 shows an example of writing a single byte to a target register. Controller controls SDA line Target controls SDA line # Write to one register in a device 图 8-5. Write to Register Controller controls SDA line Target controls SDA line 图 8-6. Write to the Polarity Inversion Register #### 8.5.2.2 Reads Reading from a target is very similar to writing, but requires some additional steps. In order to read from a target, the controller must first instruct the target which register it wishes to read from. This is done by the controller starting off the transmission in a similar fashion as the write, by sending the address with the R/ $\overline{W}$ bit equal to 0 (signifying a write), followed by the register address it wishes to read from. Once the target acknowledges this register address, the controller will send a START condition again, followed by the target address with the R/ $\overline{W}$ bit set to 1 (signifying a read). This time, the target will acknowledge the read request, and the controller will release the SDA bus but will continue supplying the clock to the target. During this part of the transaction, the controller will become the controller-receiver, and the target will become the target-transmitter. The controller will continue to send out the clock pulses, but will release the SDA line so that the target can transmit data. At the end of every byte of data, the controller will send an ACK to the target, letting the target know that it is ready for more data. Once the controller has received the number of bytes it is expecting, it will send a NACK, signaling to the target to halt communications and release the bus. The controller will follow this up with a STOP condition. 8-7 shows an example of reading a single byte from a target register. ■ 8-7 shows an example of reading a single byte from a target register. ■ 8-7 shows an example of reading a single byte from a target register. ■ 8-7 shows an example of reading a single byte from a target register. ■ 8-8 shows an example of reading a single byte from a target register. ■ 8-8 shows an example of reading a single byte from a target register. ■ 8-9 shows an example of reading a single byte from a target register. ■ 8-9 shows an example of reading a single byte from a target register. ■ 8-1 shows a show #### Read from one register in a device 图 8-7. Read from Register - A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (read Input Port Register). - B. This figure eliminates the command byte transfer, a restart, and target address call between the initial target address call and actual data transfer from P-port (see 🛭 8-7). 图 8-8. Read from Input Port Register Product Folder Links: TCA6408A # 8.6 Register Map #### 8.6.1 Device Address The address of the TCA6408A is shown in ■ 8-9. 图 8-9. TCA6408A Address 表 8-3. Address Reference | ADDR | I <sup>2</sup> C BUS TARGET ADDRESS | |------|-------------------------------------| | L | 32 (decimal), 20 (hexadecimal) | | Н | 33 (decimal), 21 (hexadecimal) | The last bit of the target address defines the operation (read or write) to be performed. A high (1) selects a read operation, while a low (0) selects a write operation. # 8.6.2 Control Register and Command Byte Following the successful acknowledgment of the address byte, the bus controller sends a command byte, which is stored in the Control Register in the TCA6408A. Two bits of this data byte will state both the operation (read or write) and the internal registers (Input, Output, Polarity Inversion, or Configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission. | B7 B6 B5 B4 B3 B2 B1 B0 | |---------------------------------------| |---------------------------------------| 图 8-10. Control Register Bits 表 8-4. Command Byte | CONTROL REGISTER BITS | | | | | | | | COMMAND BYTE | REGISTER | PROTOCOL | POWER-UP | |-----------------------|----|----|----|----|----|----|----|--------------|--------------------|-----------------|-----------| | B7 | В6 | B5 | B4 | В3 | B2 | B1 | B0 | (HEX) | REGISTER | PROTOGOL | DEFAULT | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | Input Port | Read byte | xxxx xxxx | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | Output Port | Read/write byte | 1111 1111 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | Polarity Inversion | Read/write byte | 0000 0000 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | Configuration | Read/write byte | 1111 1111 | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # 8.6.3 Register Descriptions The Input Port Register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration Register. They act only on read operation. Writes to this register have no effect. The default value (X) is determined by the externally applied logic level. Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port Register will be accessed next. 表 8-5. Register 0 (Input Port Register) | BIT | I-7 | I-6 | I-5 | I-4 | I-3 | I-2 | I-1 | I-0 | |---------|-----|-----|-----|-----|-----|-----|-----|-----| | DEFAULT | Х | Х | Х | Х | Х | Х | Х | Х | The Output Port Register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration Register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. 表 8-6. Register 1 (Output Port Register) | BIT | 0-7 | O-6 | O-5 | 0-4 | O-3 | O-2 | 0-1 | O-0 | |---------|-----|-----|-----|-----|-----|-----|-----|-----| | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The Polarity Inversion Register (register 2) allows polarity inversion of pins defined as inputs by the Configuration Register. If a bit in this register is set (written with 1), the polarity of the corresponding port pin is inverted. If a bit in this register is cleared (written with a 0), the original polarity of the corresponding port pin is retained. 表 8-7. Register 2 (Polarity Inversion Register) | BIT | N-7 | N-6 | N-5 | N-4 | N-3 | N-2 | N-1 | N-0 | |---------|-----|-----|-----|-----|-----|-----|-----|-----| | DEFAULT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The Configuration Register (register 3) configures the direction of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. 表 8-8. Register 3 (Configuration Register) | BIT | C-7 | C-6 | C-5 | C-4 | C-3 | C-2 | C-1 | C-0 | |---------|-----|-----|-----|-----|-----|-----|-----|-----| | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Product Folder Links: TCA6408A # 9 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information Applications of the TCA6408A will have this device connected as a target to an I<sup>2</sup>C controller (processor), and the I<sup>2</sup>C bus may contain any number of other target devices. The TCA6408A will be in a remote location from the controller, placed close to the GPIOs to which the controller needs to monitor or control. A typical application of the TCA6408A will operate with a lower voltage on the controller side ( $V_{CCI}$ ), and a higher voltage on the P-port side ( $V_{CCP}$ ). The P-ports can be configured as outputs connected to inputs of devices such as enable, reset, power select, the gate of a switch, and LEDs. The P-ports can also be configured as inputs to receive data from interrupts, alarms, status outputs, or push buttons. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # 9.2 Typical Application 图 9-1 shows an application in which the TCA6408A can be used. - A. Device address configured as 0100000 for this example. - B. P0 and P2 P4 are configured as inputs. - C. P1 and P5 P7 are configured as outputs. - D. Resistors are required for inputs (on P-port) that may float. If a driver to an input will never let the input float, a resistor is not needed. Outputs (in the P-port) do not need pull-up resistors. # 图 9-1. Typical Application Schematic ### 9.2.1 Design Requirements 表 9-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |-----------------------------------------------------------|---------------| | I <sup>2</sup> C input voltage (V <sub>CCI</sub> ) | 1.8 V | | P-port input/output voltage (V <sub>CCP</sub> ) | 5 V | | Output current rating, P-port sinking (I <sub>OL</sub> ) | 25 mA | | Output current rating, P-port sourcing (I <sub>OH</sub> ) | 10 mA | | I <sup>2</sup> C bus clock (SCL) speed | 400 kHz | Product Folder Links: TCA6408A #### 9.2.2 Detailed Design Procedure The pull-up resistors, $R_P$ , for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all targets on the $I^2C$ bus. The minimum pull-up resistance is a function of $V_{CC}$ , $V_{OL,(max)}$ , and $I_{OL}$ : $$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$ (1) The maximum pull-up resistance is a function of the maximum rise time, $t_r$ (300 ns for fast-mode operation, $f_{SCL}$ = 400 kHz) and bus capacitance, $C_b$ : $$R_{p(max)} = \frac{t_r}{0.8473 \times C_b}$$ (2) The maximum bus capacitance for an $I^2C$ bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9538, $C_i$ for SCL or $C_{IO}$ for SDA, the capacitance of wires, connections, and traces, and the capacitance of additional targets on the bus. ### 9.2.2.1 Minimizing I<sub>CC</sub> When I/O is Used to Control LEDs When the I/Os are used to control LEDs, normally they are connected to $V_{CC}$ through a resistor as shown in $\boxtimes$ 9-1. The LED acts as a diode, so when the LED is off, the I/O $V_{IN}$ is about 1.2 V less than $V_{CC}$ . The $\triangle$ $I_{CC}$ parameter in # 6.5 shows how $I_{CC}$ increases as $V_{IN}$ becomes lower than $V_{CC}$ . Designs that must minimize current consumption, such as battery power applications, should consider maintaining the I/O pins greater than or equal to $V_{CC}$ when the LED is off. 图 9-2. High-Value Resistor in Parallel With LED Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 图 9-3. Device Supplied by a Low Voltage # 9.2.3 Application Curves 图 9-4. Maximum Pullup Resistance ( $R_{p(max)}$ ) vs Bus Capacitance ( $C_b$ ) $V_{OL} = 0.2 \times V_{CC}$ , $I_{OL} = 2$ mA when $V_{CC} \le 2$ $V_{OL} = 0.4$ V, $I_{OL} = 3$ mA when $V_{CC} > 2$ V 图 9-5. Minimum Pullup Resistance ( $R_{p(min)}$ ) vs Pullup Reference Voltage ( $V_{CC}$ ) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 10 Power Supply Recommendations # 10.1 Power-On Reset Requirements In the event of a glitch or data corruption, TCA6408A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. Ramping up the device $V_{CCP}$ before $V_{CCI}$ is recommended to prevent SDA from potentially being stuck LOW. The two types of power-on reset are shown in 图 10-1 and 图 10-2. 图 10-1. $V_{CC}$ is Lowered Below 0.2 V Or 0 V and then Ramped Up to $V_{CC}$ 图 10-2. V<sub>CC</sub> is Lowered Below the POR Threshold, then Ramped Back Up to V<sub>CC</sub> 表 10-1 specifies the performance of the power-on reset feature for TCA6408A for both types of power-on reset. 表 10-1. Recommended Supply Sequencing and Ramp Rates at $T_A = 25^{\circ}C^{(1)}$ | | PARAMETER | MIN | TYP MAX | UNIT | | |-----------------------|---------------------------------------------------------------------------------------------------------------|------------|---------|------|------------| | t <sub>FT</sub> | Fall rate | See 图 10-1 | 0.1 | 2000 | ms | | t <sub>RT</sub> | Rise rate | See 图 10-1 | 0.1 | 2000 | ms | | t <sub>RR_GND</sub> | Time to re-ramp (when V <sub>CC</sub> drops to GND) | See 图 10-1 | 1 | | μs | | t <sub>RR_POR50</sub> | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> - 50 mV) | See 图 10-2 | 1 | | μ <b>s</b> | | V <sub>CC_GH</sub> | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu$ s | See 图 10-3 | | 1.2 | V | | t <sub>GW</sub> | Glitch width that will not cause a functional disruption when $V_{\text{CCX\_GH}}$ = 0.5 × $V_{\text{CCx}}$ | See 图 10-3 | | 10 | μS | | V <sub>PORF</sub> | Voltage trip point of POR on falling V <sub>CC</sub> | | 0.7 | | V | | V <sub>PORR</sub> | Voltage trip point of POR on rising V <sub>CC</sub> | | | 1.4 | V | (1) Not tested. Specified by design. Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width $(t_{GW})$ and height $(t_{GH})$ are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. 200 10-3 and 30 10-1 provide more information on how to measure these specifications. 图 10-3. Glitch Width And Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to the default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. $\boxtimes$ 10-4 and $\gtrapprox$ 10-1 provide more details on this specification. # 11 Layout # 11.1 Layout Guidelines For printed circuit board (PCB) layout of the TCA6408A, common PCB layout practices should be followed, but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the $V_{CCP}$ pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors should be placed as close to the TCA6408A as possible. These best practices are shown in # 11.2. For the layout example provided in # 11.2, it would be possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CCI}$ and $V_{CCP}$ ) and ground (GND). However, a 4-layer board is preferable for boards with higher density signal routing. On a 4-layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to $V_{CCI}$ , $V_{CCP}$ , or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in # 11.2. # 11.2 Layout Example () = Via to GND Plane 图 11-1. Example Layout (PW Package) # 12 Device and Documentation Support # 12.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 ### 12.3 商标 TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 12.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TCA6408A www.ti.com 19-Jan-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TCA6408APWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PH408A | Samples | | TCA6408ARGTR | ACTIVE | VQFN | RGT | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVU | Samples | | TCA6408ARSVR | ACTIVE | UQFN | RSV | 16 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | ZVU | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** www.ti.com 19-Jan-2023 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TCA6408A: Automotive : TCA6408A-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 19-Jan-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TCA6408APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TCA6408ARGTR | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TCA6408ARSVR | UQFN | RSV | 16 | 3000 | 177.8 | 12.4 | 2.0 | 2.8 | 0.7 | 4.0 | 12.0 | Q1 | www.ti.com 19-Jan-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TCA6408APWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | TCA6408ARGTR | VQFN | RGT | 16 | 3000 | 356.0 | 356.0 | 35.0 | | TCA6408ARSVR | UQFN | RSV | 16 | 3000 | 202.0 | 201.0 | 28.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. Reference JEDEC registration MO-220 PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ULTRA THIN QUAD FLATPACK - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司