# **Battery Protection IC** # for 2-Serial to 4-serial-Cell Pack (Secondary Protection) ### General Description The uP8206 series is used for secondary protection of lithium-ion rechargeable batteries, and incorporates a high-accuracy voltage detection circuit and a delay circuit. Short-circuits between cells accommodate series connection of two to four cells. ### Applications - Lithium-ion Rechargeable Battery Packs (for Secondary Protection) - Notebook Computers - Portable Instrumentation - Portable Equipment ### Pin Configuration # ■ High-Accuracy Voltage Detection Circuit for Each Cell Overcharge Detection Voltage n (n = 1 to 4)4.0V to 4.6V (in 50 mV steps) Accuracy : +25 mV (+25°C), Accuracy : ±30 mV (-5°C to +55°C) - Overcharge Hysteresis Voltage n (n = 1 to 4)0.38 +0.15V - Delay Time for Overcharge Detection Can be Set by an Internal Circuit Only (External Capacitors are Unnecessary) - Output Control Function via CTL Pin - ☐ High Withstand Voltage Devices Absolute Maximum Rating: 28V - Wide Operating Voltage Range 4V to 24V - Wide Operating Temperature Range -40°C to +85°C - Low Current Consumption - At 3.5V for Each Cell 5.0uA Max. (+25°C) - At 2.3V for Each Cell 4.0uA Max. (+25°C) - RoHS Compliant and Halogen-Free ### **Ordering Information** | Order Number | Package | Top Marking | Note | |---------------|--------------------|-------------|------------------------------------------------------------------------------------------| | uP8206PDX8-XY | UUTDFN1.97x2.46-8L | ECPXY | Code X: Over-Charge Detection Voltage A: 4.30V; B: 4.35V; C: 4.40V; D: 4.45V; E: 4.50V | | uP8206ATA8-XY | TSSOP-8L | 8206AXY | F: 4.55V;G: 4.60V<br>Code Y: Over-Charge Detection Delay Time<br>1: 6.5s; 2: 3.5s; 3: 4s | #### Note: - (1) Please check the sample/production availability with uPI representatives. - (2) uPI products are compatible with the current IPC/JEDEC J-STD-020 requirement. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes. . Marking Rule O ECPXY aaa bbb Line1: Product Code -ECP: Product Code -XY: Version Code Line2: Lot Number UUTDFN1.97x2.46 - 8L Line1: Product Code -8206A: Product Code -XY: Version Code Line2: Lot Number | Pin No. | Pin Name | Pin Function | |---------|----------|---------------------------------------------------------------------------------------------| | 1 | VDD | Positive Power Input Pin. | | 2 | SENSE | Positive Voltage Connection Pin of Battery 1. | | 3 | VC1 | Negative Voltage Connection Pin of Battery 1. Positive Voltage Connection Pin of Battery 2. | | 4 | VC2 | Negative Voltage Connection Pin of Battery 2. Positive Voltage Connection Pin of Battery 3. | | 5 | VC3 | Negative Voltage Connection Pin of Battery 3. Positive Voltage Connection Pin of Battery 4. | | 6 | VSS | Negative Power Input Pin. Negative Voltage Connection Pin of Battery 4. | | 7 | CTL | CO Output Control Pin. | | 8 | СО | FET Gate Connection Pin for Charge. | # Functional Block Diagram ### **Example of Application Circuit** #### 1. Overheat Protection Via PTC #### Cautions - 1. The above connection example will not guarantee successful operation. Perform thorough evaluation using the actual application. - 2. A pull-down resistor is included in the CTL pin. To perform overheat protection via the PTC in the uP8206A/P Series, connect the PTC before connecting batteries. - 3. When the power fluctuation is large, connect the power supply of the PTC to the VDD pin of the uP8206A/P Series. - 4. Cell connections: To prevent incorrect output activation, the VSS pin must be connected first. Connect sequences must be used as following: - 4-series cell configuration BAT4 → BAT3 → BAT2 → BAT1 3-series cell configuration BAT3 → BAT2 → BAT1 2-series cell configuration BAT2 → BAT1 #### Test Circuit #### (1) Test Condition 1, Test Circuit 1 Set V1, V2, V3, and V4 to 3.5V. Overcharge detection voltage 1 ( $V_{\text{CU1}}$ ) is the V1 voltage when CO is H after the voltage of V1 has been gradually increased. The overcharge hysteresis voltage ( $V_{\text{HC1}}$ ) is the difference between V1 and $V_{\text{CU1}}$ when CO is L after the voltage of V1 has been gradually decreased. Overcharge detection voltage $V_{\text{CUn}}$ (n = 2 to 4) and overcharge hysteresis $V_{\text{HCn}}$ (n = 2 to 4) can be determined in the same way as when n = 1. #### (2) Test Condition 2, Test Circuit 1 Set V1, V2, V3, and V4 to 3.5V and in a moment of time (within 10us) increase V1 up to 5.0V. The overcharge detection delay time ( $t_{\rm CU}$ ) is the period from when V1 reached 5.0V to when CO becomes H. After that, in a moment of time (within 10us) decrease V1 down to 3.5V. The overcharge release delay time ( $t_{\rm CL}$ ) is the period from when V1 has reached 3.5V to when CO becomes L. #### (3) Test Condition 3, Test Circuit 1 Set V1, V2, V3, and V4 to 3.5V and in a moment of time (within 10us) increase V1 up to 5.0V. This is defined as the first rise. Within $t_{\rm CU}$ 20 ms after the first rise, in a moment of time (within 10us) decrease V1 down to 3.5V and then in a moment of time (within 10us) restore up to 5.0V. This is defined as the second rise. When the period from when V1 was fallen to the second rise is short, CO becomes H after $t_{\rm CU}$ has elapsed since the first rise. If the period from when V1 falls to the second rise is gradually made longer, CO becomes H when $t_{\rm CU}$ has elapsed since the second rise. The overcharge timer reset delay time ( $t_{\rm TR}$ ) is the period from V1 fall till the second rise at that time. Test Circuit 1 #### (4) Test Condition 4, Test Circuit 2 In the uP8206A/P Series, set V1, V2, V3, and V4 to 3.5V and V5 to 14V. The CTL pin response time ( $t_{\rm CTL}$ ) is the period from when V5 reaches 0 V after V5 is in a moment of time (within 10us) decreased down to 0V to when CO becomes H. #### (5) Test Condition 6, Test Circuit 2 Set V1, V2, V3, and V4 to 3.5V and V5 to 0V. The CTL input Hvoltage ( $V_{CTLH}$ ) is the maximum voltage of V5 when CO is L after V5 has been gradually increased. Next, set V5 to 14V. The CTL input L voltage ( $V_{CTLL}$ ) is the minimum voltage of V5 when CO is H after V5 has been gradually decreased. Test Circuit 2 #### (6) Test Condition 5, Test Circuit 3 After setting V1, V2, V3, and V4 to 3.5V and V5 to 0V, in a moment of time (within 10us) increase V5 up to 8.5V and decrease V5 again down to 0V. When the period from when V5 was raised to when it has fallen is short, if an overcharge detection operation is performed subsequently, the overcharge detection time is $t_{\rm CU}$ . However, when the period from when V5 is raised to when it is fallen is gradually made longer, the overcharge detection time during the subsequent overcharge detection operation is shorter than $t_{\rm CU}$ . The transition time to test mode ( $t_{\rm TST}$ ) is the period from when V5 was raised to when it has fallen at that time. Test Circuit 3 #### (7) Test Condition 7, Test Circuit 4 The current consumption during operation ( $I_{\text{OPE}}$ ) is the total of the currents that flow in the VDD pin and SENSE pin when V1, V2, V3, and V4 are set to 3.5V. The current consumption during over discharge ( $I_{OPED}$ ) is the total of the currents that flow in the VDD pin and SENSE pin when V1, V2, V3, and V4 are set to 2.3V. Test Circuit 4 #### (8) Test Condition 8, Test Circuit 5 The SENSE pin current ( $I_{SENSE}$ ) is I1, the VC1 pin current ( $I_{VC1}$ ) is I2, the VC2 pin current ( $I_{VC2}$ ) is I3, the VC3 pin current ( $I_{VC3}$ ) is I4, and the CTL pin H current ( $I_{CTLH}$ ) is I5 when V1, V2, V3, and V4 are set to 3.5V, and V5 to 14V. The CTL pin L current (I $_{\rm CTLL}$ ) is I5 when V1, V2, V3, and V4 are set to 3.5V and V5 to 0V. Test Circuit 5 #### **Overcharge Detection** When the voltage of one of the batteries exceeds the overcharge detection voltage ( $V_{\text{CU}}$ ) during charging under normal conditions and the state is retained for the overcharge detection delay time ( $t_{\text{CU}}$ ) or longer, CO becomes H. This state is called overcharge. Attaching FET to the CO pin provides charge control and a second protection. In the uP8206A/P Series, if the voltage of all the batteries decreases below the total of the overcharge detection voltage ( $V_{\rm CU}$ ) and the overcharge hysteresis voltage ( $V_{\rm HC}$ ) and the state is retained for the overcharge release delay time ( $t_{\rm Cl}$ ) or longer, CO becomes L. #### **Overcharge Timer Reset** When an overcharge release noise that forces the voltage of the battery temporarily below the overcharge detection voltage (V $_{\rm CU}$ ) is input during the overcharge detection delay time (t $_{\rm CU}$ ) from when V $_{\rm CU}$ is exceeded to when charging is stopped, t $_{\rm CU}$ is continuously counted if the time the overcharge release noise persists is shorter than the overcharge timer reset delay time (t $_{\rm TR}$ ). Under the same conditions, if the time the overcharge release noise persists t $_{\rm TR}$ or longer, counting of t $_{\rm CU}$ is reset once. After that, when V $_{\rm CU}$ has been exceeded, counting t $_{\rm CU}$ resumes. #### **CTL Pin** The uP8206 Series has a control pin. The CTL pin is used to control the output voltage of the CO pin. In the uP8206A/P Series, the CTL pin takes precedence over the overcharge detection circuit. Table 1. uP8206 Control via CTL Pin | CTL PIN | CO Pin | |------------|----------------| | CILPIN | uP8206A/P | | "H" | Normal state*1 | | "Open" | "H" | | "L" | "H" | | "L" to "H" | | | "H" to "L" | | **\*1.** The state is controlled by the overcharge detection circuit. \*1. The reverse voltage H to L or L to H of CTL pin is VDD pin voltage -2.9V (Typ.), does not have the hysteresis. #### Caution 1. Since the CTL pin implements high resistance of 8 M $\Omega$ to 12M $\Omega$ for pull down, be careful of external noise application. If an external noise is applied, CO may become H. Perform thorough evaluation using the actual application. #### **Test Mode** In the uP8206 Series, the overcharge detection delay time $(t_{\text{CU}})$ can be shortened by entering the test mode. The test mode can be set by retaining the VDD pin voltage 8.5V or higher than the SENSE pin voltage for at least 80 ms (V1 = V2 = V3 = V4 = 3.5V, $T_{\text{A}} = 25^{\circ}\text{C}$ ). The status is retained by the internal latch and the test mode is retained even if the VDD pin voltage is decreased to the same voltage as that of the SENSE pin. When CO becomes "H" and when the delay time has elapsed after overcharge detection, the latch for retaining the test mode is reset and the uP8206 Series exits from the test mode. #### \*1. During normal mode, $t_{CU}$ = 6.5s (Typ). In the product $t_{CU}$ = 50ms(Typ.) During normal mode, $t_{CU}$ = 3.5s (Typ). In the product $t_{CU}$ = 28ms(Typ.) During normal mode, $t_{CU} = 4.0s(Typ.)$ . In the product $t_{CU} = 32ms(Typ.)$ #### Caution - 1. Set the test mode when no batteries are overcharged. - 2. The overcharge release delay time $(t_{\rm cl})$ is not shortened in the test mode. - 3. The overcharge timer resets delay time ( $t_{\rm TR}$ ) is not shortened in the test mode. #### **Timing Charts** #### 1. Overcharge Detection Operation #### 2. Overcharge Timer Reset Operation #### **Battery Protection IC Connection Example** #### (1) 4-serial cell Table 2. Constants for 4-Serial cell External Components | No. | Part | Min. | Тур. | Max. | Unit | |-----|----------------------------|------|------|------|------| | 1 | R1 to R4 | 0.1 | 1 | 10 | kΩ | | 2 | C1 to C4, C <sub>VDD</sub> | 0.01 | 0.1 | 1 | uF | | 3 | $R_{_{VDD}}$ | 50 | 100 | 500 | Ω | | 4 | R <sub>CTL</sub> | 0 | 100 | 500 | Ω | #### Caution - 1. The above constants are subject to change without prior notice. - 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant. - 3. Set the same constants to R1 to R4 and to C1 to C4 and C. $_{--}$ . - 4. Set $R_{VDD}$ , C1 to C4, and $C_{VDD}$ so that the condition ( $R_{VDD}$ ) x (C1 to C4, $C_{VDD}$ ) $\geq 5x10^{-6}$ is satisfied. - 5. Set R1 to R4, C1 to C4, and $C_{VDD}$ so that the condition (R1 to R4) . (C1 to C4, $C_{VDD}$ ) $\geq$ 1x10<sup>-4</sup>is satisfied. - 6. In the uP8206A/P Series, normally input H to the external input, and input L when setting CO to H. - 7. Cell connections: To prevent incorrect output activation, the VSS pin must be connected first. Connect sequences must be used as following: 4-series cell configuration BAT4 → BAT3 → BAT2 → BAT1 #### (2) 3-serial cell Table 3. Constants for 3-serial cell External Components | No. | Part | Min. | Тур. | Max. | Unit | |-----|----------------------------|------|------|------|------| | 1 | R1 to R3 | 0.1 | 1 | 10 | kΩ | | 2 | C1 to C3, C <sub>VDD</sub> | 0.01 | 0.1 | 1 | uF | | 3 | $R_{_{VDD}}$ | 50 | 100 | 500 | Ω | | 4 | R <sub>CTL</sub> | 0 | 100 | 500 | Ω | #### Caution - 1. The above constants are subject to change without prior notice. - 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant. - 3. Set the same constants to R1 to R3 and to C1 to C3 and $\rm C_{\tiny VDD}.$ - 4. Set R<sub>VDD</sub>, C1 to C3, and C<sub>VDD</sub> so that the condition (R<sub>VDD</sub>) x (C1 to C3, C<sub>VDD</sub>) $\geq$ 5x10<sup>-6</sup> is satisfied. - 5. Set R1 to R3, C1 to C3, and $C_{VDD}$ so that the condition (R1 to R3) . (C1 to C3, $C_{VDD}$ ) $\geq$ 1x10<sup>-4</sup>is satisfied. - 6. In the uP8206A/P Series, normally input H to the external input, and input L when setting CO to H. - 7. Cell connections: To prevent incorrect output activation, the VSS pin must be connected first. Connect sequences must be used as following: 3-series cell configuration BAT3 → BAT2 → BAT1 #### (3) 2-serial cell Table 4. Constants for 2-serial cell External Components | No. | Part | Min. | Тур. | Max. | Unit | |-----|----------------------------|------|------|------|------| | 1 | R1 to R2 | 0.1 | 1 | 10 | kΩ | | 2 | C1 to C2, C <sub>VDD</sub> | 0.01 | 0.1 | 1 | uF | | 3 | $R_{_{VDD}}$ | 50 | 100 | 500 | Ω | | 4 | R <sub>CTL</sub> | 0 | 100 | 500 | Ω | #### Caution - 1. The above constants are subject to change without prior notice. - 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant. - 3. Set the same constants to R1 to R2 and to C1 to C2 and $\rm C_{\tiny VDD}.$ - 4. Set R $_{VDD}$ , C1 to C2, and C $_{VDD}$ so that the condition (R $_{VDD}$ ) x (C1 to C2, C $_{VDD}$ ) $\geq$ 5x10 $^{-6}$ is satisfied. - 5. Set R1 to R2, C1 to C2, and $C_{VDD}$ so that the condition (R1 to R2) . (C1 to C2, $C_{VDD}$ ) $\geq$ 1x10<sup>-4</sup>is satisfied. - 6. In the uP8206A/P Series, normally input *H* to the external input, and input *L* when setting CO to *H*. - 7. Cell connections: To prevent incorrect output activation, the VSS pin must be connected first. Connect sequences must be used as following: 2-series cell configuration BAT2 → BAT1 #### **Precautions** Do not connect batteries charged with $V_{\rm CU}$ + $V_{\rm HC}$ or more. If the connected batteries include a battery charged with $V_{\rm CU}$ + $V_{\rm HC}$ or more, H may be output at CO after all pins are connected. In some application circuits, even if an overcharged battery is not included, the order of connecting batteries may be restricted to prevent transient output of CO detection pulses when the batteries are connected. Perform thorough evaluation with the actual application circuit. Before the battery connection, short-circuit the battery side pins $R_{\text{VDD}}$ and R1, shown in the figure in "Battery Protection IC Connection Example". The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. Do not apply to this IC an electrostatic discharge that exceeds the performance ratings of the built-in electrostatic protection circuit. uPI claims no responsibility for any disputes arising out of or in connection with any infringement of patents owned by a third party by products including this IC. | | Absolute Maximum Rating | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | (Note 1) | • | | Supply Voltage Range between VDD and VSS | VSS -0.3V to +28V | | Supply Input Voltage Range, SENSE, VC1, VC2, VC3 | | | CO Output Pin Voltage Range, CO | | | Supply Input Voltage Range, SENSE to VC1, VC1 to VC2, VC2 to VC3, VC3 to | VSS | | Other Pins, CTL | 0.3V to 28V | | Storage Temperature Range | | | Junction Temperature | | | Lead Temperature (Soldering, 10 sec) | 260°C | | ESD Rating (Note 2) | | | HBM (Human Body Mode) | | | CDM (Charged Device Mode) | 1kV | | | Thermal Information | | | - Thermal information | | Package Thermal Resistance (Note 3) | 40000 | | UUTDFN1.97x2.46 - 8L θ <sub>JA</sub> | | | UUTDFN1.97x2.46 - 8Lθ <sub>JC</sub> | | | TSSOP8 - 8L θ <sub>JA</sub> | | | TSSOP8 - 8L θ <sub>JC</sub> | 50°C/VV | | Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C | 0.014 | | UUTDFN1.97x2.46 - 8L | | | TSSOP8 - 8L | 0.625VV | | Recommen | ded Operation Conditions | | (Note 4) | 1202 | | Operating Junction Temperature Range | | | Operating Ambient Temperature Range | | | Supply Input Voltage, V <sub>DD</sub> , Vss | | | Supply Input Voltage, VC1, VC2, VC3, CTL | | | Input Voltage, VCn - VC(n-1), (n = 1,2,3), VC0 = Vss | 0V to +5V | | <b>Note 1.</b> Stresses listed as the above <i>Absolute Maximum Ratings</i> may cause These are for stress ratings. Functional operation of the device at the indicated in the operational sections of the specifications is not implie rating conditions for extended periods may remain possibility to affect | se or any other conditions beyond those ed. Exposure to absolute maximum | - **Note 2.** Devices are ESD sensitive. Handling precaution recommended. - Note 3. $\theta_{JA}$ is measured in the natural convection at $T_A = 25^{\circ}$ C on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard. - Note 4. The device is not guaranteed to function outside its operating conditions. $(T_A = 25^{\circ}C, \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condtion | Test<br>Circuit | |--------------------------------------------------|--------------------|-----------------------------------------------------------------------|-----------------------------|------------------|-----------------------------|-------|------------------|-----------------| | DETECTION VOLTAGE | | | 1 | l | | | | | | Overcharge Detection | V | 4.20V to 4.80V, adjustable, $T_A = 25^{\circ}C$ | V <sub>CUn</sub> -<br>0.025 | V <sub>CUn</sub> | V <sub>CUn</sub> +<br>0.025 | V | 1 | 1 | | Voltage(n = 1, 2, 3, 4) | V <sub>CUn</sub> | 4.20V to 4.80V, adjustable, $T_A = -5^{\circ}C$ to $55^{\circ}C^{*1}$ | V <sub>CUn</sub> -<br>0.030 | V <sub>CUn</sub> | V <sub>CUn</sub> +<br>0.030 | V | 1 | 1 | | Overcharge Hysteresis<br>Voltage(n = 1, 2, 3, 4) | V <sub>HCn</sub> | | V <sub>HCn</sub> -<br>0.15 | -0.38 | V <sub>HCn</sub> +<br>0.15 | V | 1 | 1 | | | | uP8206XXX8-AY | 4.275 | 4.30 | 4.325 | | 1 | 1 | | | | uP8206XXX8-BY | 4.325 | 4.35 | 4.375 | | 1 | 1 | | | | uP8206XXX8-CY | 4.375 | 4.40 | 4.425 | | 1 | 1 | | Overcharge Detection Voltage | V <sub>CU</sub> | uP8206XXX8-DY | 4.425 | 4.45 | 4.475 | V | 1 | 1 | | vollage | | uP8206XXX8-EY | 4.475 | 4.50 | 4.525 | | 1 | 1 | | | | uP8206XXX8-FY | 4.525 | 4.55 | 4.575 | | 1 | 1 | | | | uP8206XXX8-GY | 4.575 | 4.60 | 4.625 | | 1 | 1 | | Overcharge Hysteresis<br>Voltage | V <sub>HC</sub> | | -0.53 | -0.38 | -0.23 | V | 1 | 1 | | INPUT VOLTAGE | | | | | | | | | | Supply Voltage<br>between VDD and<br>VSS | V <sub>DSOP</sub> | | 4 | | 24 | V | | | | CTL Input "H" Voltage | V <sub>CTLH</sub> | | V <sub>DD</sub> ·<br>0.95 | | | V | 6 | 2 | | CTL Input "L" Voltage | V <sub>CTLL</sub> | | | | V <sub>DD</sub> ·<br>0.4 | V | 6 | 2 | | INPUT CURRENT | | | | | | | | | | Current Consumption during Operation | I <sub>OPE</sub> | V1 = V2 = V3 = V4 = 3.5V | | 2.5 | 5.0 | uA | 7 | 4 | | Current Consumption during Over Discharge | I <sub>OPED</sub> | V1 = V2 = V3 = V4 = 2.3V | | 2.0 | 4.0 | uA | 7 | 4 | | SENSE Pin Current | I <sub>SENSE</sub> | V1 = V2 = V3 = V4 = 3.5V | | 1.5 | 3.2 | uA | 8 | 5 | | VC1 Pin Current | I <sub>VC1</sub> | V1 = V2 = V3 = V4 = 3.5V | -0.3 | 0 | 0.3 | uA | 8 | 5 | | VC2 Pin Current | I <sub>VC2</sub> | V1 = V2 = V3 = V4 = 3.5V | -0.3 | 0 | 0.3 | uA | 8 | 5 | | VC3 Pin Current | I <sub>VC3</sub> | V1 = V2 = V3 = V4 = 3.5V | -0.3 | 0 | 0.3 | uA | 8 | 5 | | CTL Pin "H" Current | I <sub>CTLH</sub> | V1 = V2 = V3 = V4 = 3.5V,<br>$V_{CTL} = V_{DD}$ | 1.1 | 1.5 | 1.8 | uA | 8 | 5 | | CTL Pin "L" Current | I <sub>CTLL</sub> | V1 = V2 = V3 = V4 = 3.5V,<br>$V_{CTL} = 0V$ | -0.15 | | | uA | 8 | 5 | $(T_A = 25^{\circ}C, unless otherwise specified)$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |-----------------------|------------------|-----------------------------------------------------------------------------------|---------|-----|-----|-------| | Output Current | | | | | | | | CO Pin Sink Current | I <sub>COL</sub> | CO = 0.1V, VDD = SENSE, SENSE-VC1<br>= VC1-VC2 = VC2-VC3 = VC3-VSS = 3.5V | 5 | | | uA | | CO Pin Source Current | I <sub>COH</sub> | SENSE-VC1 or VC1-VC2 or VC2-VC3 or VC3-VSS = $V_{CU}$ , $V_{CO} = V_{COH}$ - 1V | 1 | | | mA | | Output Voltage | | | | | | | | CO Pin Drive Voltage | V <sub>co</sub> | SENSE-VC1 or VC1-VC2 or VC2-VC3 or VC3-VSS = $V_{CU}$ , VDD = 14V, $I_{OH}$ = 0mA | 6 | 7 | 9 | V | | | | VDD = 4.3V, CTL = 0V | 1.5 2.0 | | | | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condtion | Test<br>Circuit | |--------------------------------------------------|--------------------|----------------------------------------------------|-----------------------------|------------------|-----------------------------|-------|------------------|-----------------| | DETECTION VOLTAGE | | | | | | | • | | | Overcharge Detection Voltage(n = 1, 2, 3, 4) | V <sub>CUh</sub> | 4.20V to 4.80V, adjustable, T <sub>A</sub> = 25°C | V <sub>CUn</sub> -<br>0.045 | V <sub>CUn</sub> | V <sub>CUn</sub> +<br>0.045 | V | 1 | 1 | | Overcharge Hysteresis<br>Voltage(n = 1, 2, 3, 4) | V <sub>HCn</sub> | | V <sub>HCn</sub> -<br>0.19 | -0.38 | V <sub>HCn</sub> +<br>0.19 | V | 1 | 1 | | | | uP8206XXX8-AY | 4.255 | 4.30 | 4.345 | | 1 | 1 | | | | uP8206XXX8-BY | 4.305 | 4.35 | 4.395 | | 1 | 1 | | | | uP8206XXX8-CY | 4.355 | 4.40 | 4.445 | | 1 | 1 | | Overcharge Detection Voltage | V <sub>CU</sub> | uP8206XXX8-DY | 4.405 | 4.45 | 4.495 | V | 1 | 1 | | vollago | | uP8206XXX8-EY | 4.455 | 4.50 | 4.545 | | 1 | 1 | | | | uP8206XXX8-FY | 4.505 | 4.55 | 4.595 | | 1 | 1 | | | | uP8206XXX8-GY | 4.555 | 4.60 | 4.645 | | 1 | 1 | | Overcharge Hysteresis<br>Voltage | V <sub>HC</sub> | | -0.57 | -0.38 | -0.19 | V | 1 | 1 | | INPUT VOLTAGE | | | • | | | • | | | | Supply Voltage<br>between VDD and<br>VSS | V <sub>DSOP</sub> | | 4 | | 24 | V | | | | CTL Input "H" Voltage | V <sub>CTLH</sub> | | V <sub>DD</sub> .<br>0.95 | | | V | 6 | 2 | | CTL Input "L" Voltage | V <sub>CTLL</sub> | | | | V <sub>DD</sub> ·<br>0.4 | V | 6 | 2 | | INPUT CURRENT | | | • | | | • | , | | | Current Consumption during Operation | I <sub>OPE</sub> | V1 = V2 = V3 = V4 = 3.5V | | 2.50 | 5.50 | uA | 7 | 4 | | Current Consumption during Over Discharge | I <sub>OPED</sub> | V1 = V2 = V3 = V4 = 2.3V | | 2.00 | 4.10 | uA | 7 | 4 | | SENSE Pin Current | I <sub>SENSE</sub> | V1 = V2 = V3 = V4 = 3.5V | | 1.50 | 3.74 | uA | 8 | 5 | | VC1 Pin Current | I <sub>VC1</sub> | V1 = V2 = V3 = V4 = 3.5V | -0.42 | 0 | 0.42 | uA | 8 | 5 | | VC2 Pin Current | I <sub>VC2</sub> | V1 = V2 = V3 = V4 = 3.5V | -0.42 | 0 | 0.42 | uA | 8 | 5 | | VC3 Pin Current | I <sub>VC3</sub> | V1 = V2 = V3 = V4 = 3.5V | -0.42 | 0 | 0.42 | uA | 8 | 5 | | CTL Pin "H" Current | I <sub>CTLH</sub> | V1 = V2 = V3 = V4 = 3.5V,<br>$V_{CTL} = V_{DD}$ | 1.00 | 1.50 | 1.90 | uA | 8 | 5 | | CTL Pin "L" Current | I <sub>CTLL</sub> | V1 = V2 = V3 = V4 = 3.5V,<br>V <sub>CTL</sub> = 0V | -0.18 | | | uA | 8 | 5 | ### $T_A = -40$ °C to 85°C | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |-----------------------|------------------|-----------------------------------------------------------------------------------|------|-----|------|-------| | Output Current | | | | | | | | CO Pin Sink Current | I <sub>COL</sub> | CO = 0.1V, VDD = SENSE, SENSE-VC1<br>= VC1-VC2 = VC2-VC3 = VC3-VSS = 3.5V | 5.5 | | | uA | | CO Pin Source Current | I <sub>COH</sub> | SENSE-VC1 or VC1-VC2 or VC2-VC3 or VC3-VSS = $V_{CU}$ , $V_{CO} = V_{COH}$ - 1V | | - | | mA | | Output Voltage | | | | | | | | CO Pin Drive Voltage | V <sub>co</sub> | SENSE-VC1 or VC1-VC2 or VC2-VC3 or VC3-VSS = $V_{CU}$ , VDD = 14V, $I_{OH}$ = 0mA | 5.94 | 7 | 9.04 | V | | | 00 | VDD = 4.3V, CTL = 0V | 1.44 | 2 | | | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. ### **Detection Delay Time** (1) uP8206PDX8-X1, uP8206ATA8-X1 ( $T_A = 25^{\circ}$ C, unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condition | Test<br>Circuit | |--------------------------------------|------------------|-----------------------------------------------------------|-------|-------|-------|-------|-------------------|-----------------| | Delay Time | | | | | | | | | | Overcharge Detection Delay Time | t <sub>cu</sub> | | 5.2 | 6.5 | 7.8 | S | 2 | 1 | | Overcharge Timer<br>Reset Delay Time | t <sub>TR</sub> | | 3.96 | 6.34 | 10.15 | ms | 3 | 1 | | Overcharge Release<br>Delay Time | t <sub>CL</sub> | | 40.65 | 50.78 | 60.94 | ms | 2 | 1 | | CTL Pin Response<br>Time | t <sub>CTL</sub> | | | | 2.5 | ms | 4 | 2 | | Transition Time to Test<br>Mode | t <sub>TST</sub> | V1 = V2 = V3 = V4 = 3.5V,<br>$V_{DD} >= V_{SENSE} + 8.5V$ | | | 80 | ms | 5 | 3 | #### (2) uP8206PDX8-X2, uP8206ATA8-X2 | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condition | Test<br>Circuit | |--------------------------------------|------------------|-----------------------------------------------------------|------|------|-------|-------|-------------------|-----------------| | Delay Time | | | | | | | | | | Overcharge Detection Delay Time | t <sub>cu</sub> | | 2.8 | 3.5 | 4.2 | s | 2 | 1 | | Overcharge Timer<br>Reset Delay Time | t <sub>TR</sub> | | 3.96 | 6.34 | 10.15 | ms | 3 | 1 | | Overcharge Release<br>Delay Time | t <sub>CL</sub> | | 1.37 | 1.71 | 2.05 | ms | 2 | 1 | | CTL Pin Response<br>Time | t <sub>CTL</sub> | | | | 2.5 | ms | 4 | 2 | | Transition Time to Test<br>Mode | t <sub>TST</sub> | V1 = V2 = V3 = V4 = 3.5V,<br>$V_{DD} >= V_{SENSE} + 8.5V$ | | | 80 | ms | 5 | 3 | #### (3) uP8206PDX8-X3, uP8206ATA8-X3 | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condition | Test<br>Circuit | |--------------------------------------|------------------|-----------------------------------------------------------|------|-------|------|-------|-------------------|-----------------| | Delay Time | | | | | | | | | | Overcharge Detection Delay Time | t <sub>cu</sub> | | 3.2 | 4 | 4.8 | s | 2 | 1 | | Overcharge Timer<br>Reset Delay Time | t <sub>TR</sub> | | 3.15 | 3.91 | 4.69 | ms | 3 | 1 | | Overcharge Release<br>Delay Time | t <sub>CL</sub> | | 25 | 31.25 | 37.5 | ms | 2 | 1 | | CTL Pin Response<br>Time | t <sub>cπL</sub> | | | | 2.5 | ms | 4 | 2 | | Transition Time to Test<br>Mode | t <sub>TST</sub> | V1 = V2 = V3 = V4 = 3.5V,<br>$V_{DD} >= V_{SENSE} + 8.5V$ | | | 80 | ms | 5 | 3 | **Detection Delay Time** (1) uP8206PDX8-X1, uP8206ATA8-X1 ( $T_A$ = -40°C to 85°C) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condition | Test<br>Circuit | |--------------------------------------|------------------|-----------------|-------|-------|-------|-------|-------------------|-----------------| | Delay Time | | | | | | • | | | | Overcharge Detection Delay Time | t <sub>cu</sub> | | 3.7 | 6.5 | 9.6 | s | 2 | 1 | | Overcharge Timer<br>Reset Delay Time | t <sub>TR</sub> | | 2 | 6.34 | 13.65 | ms | 3 | 1 | | Overcharge Release<br>Delay Time | t <sub>CL</sub> | | 36.85 | 50.78 | 65.34 | ms | 2 | 1 | | CTL Pin Response<br>Time | t <sub>cπ</sub> | | | | 3 | ms | 4 | 2 | | Transition Time to Test<br>Mode | t <sub>TST</sub> | | | | 120 | ms | 5 | 3 | #### (2) uP8206PDX8-X2, uP8206ATA8-X2 | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condition | Test<br>Circuit | |--------------------------------------|------------------|-----------------|------|------|-------|-------|-------------------|-----------------| | Delay Time | | | | | | | | | | Overcharge Detection Delay Time | t <sub>cu</sub> | | 1.99 | 3.5 | 5.16 | s | 2 | 1 | | Overcharge Timer<br>Reset Delay Time | t <sub>TR</sub> | | 2 | 6.34 | 13.65 | ms | 3 | 1 | | Overcharge Release<br>Delay Time | t <sub>CL</sub> | | 1.24 | 1.71 | 2.20 | ms | 2 | 1 | | CTL Pin Response<br>Time | t <sub>CTL</sub> | | | | 3 | ms | 4 | 2 | | Transition Time to Test<br>Mode | t <sub>TST</sub> | | | | 120 | ms | 5 | 3 | #### (3) uP8206PDX8-X3, uP8206ATA8-X3 | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | Test<br>Condition | Test<br>Circuit | |--------------------------------------|------------------|-----------------|------|-------|------|-------|-------------------|-----------------| | Delay Time | | | | | | | • | | | Overcharge Detection<br>Delay Time | t <sub>cu</sub> | | 2.28 | 4 | 5.89 | s | 2 | 1 | | Overcharge Timer<br>Reset Delay Time | t <sub>TR</sub> | | 1.23 | 3.91 | 8.40 | ms | 3 | 1 | | Overcharge Release<br>Delay Time | t <sub>CL</sub> | | 22.8 | 31.25 | 40 | ms | 2 | 1 | | CTL Pin Response<br>Time | t <sub>c⊤∟</sub> | | | | 3 | ms | 4 | 2 | | Transition Time to Test<br>Mode | t <sub>TST</sub> | | | | 120 | ms | 5 | 3 | #### Current Consumption during Operation vs. **Temperature** # Overcharge Detection Delay Time vs. # **Typical Operation Characteristics** ## **Current Consumption during Over Discharge** #### Overcharge Release Delay Time vs. # **Typical Operation Characteristics** EB+ # Application Information #### **Battery Protection Connections** The following diagrams show the uP8206 package device in two to four cell configurations. Battery 1 Battery 2 Battery 3 4 Battery 4 Battery 5 Battery 5 Battery 5 Battery 5 Battery 7 Battery 7 Battery 7 Battery 8 Battery 8 Battery 8 Battery 9 Figure 1. 2-Series Cell Figure 3. 3-Series Cell Figure 2. 4-Series Cell ### Package Information #### UUTDFN1.97x2.46 - 8L Bottom View - Exposed Pad #### Note 1. Package Outline Unit Description: BSC: Basic. Represents theoretical exact dimension or dimension target MIN: Minimum dimension specified. MAX: Maximum dimension specified. REF: Reference. Represents dimension for reference use only. This value is not a device specification. TYP. Typical. Provided as a general value. This value is not a device specification. - 2. Dimensions in Millimeters. - 3. Drawing not to scale. - 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm. ### Package Information ### TSSOP - 8L Package #### Note 1. Package Outline Unit Description: BSC: Basic. Represents theoretical exact dimension or dimension target MIN: Minimum dimension specified. MAX: Maximum dimension specified. REF: Reference. Represents dimension for reference use only. This value is not a device specification. TYP. Typical. Provided as a general value. This value is not a device specification. - 2. Dimensions in Millimeters. - 3. Drawing not to scale. - 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm. ### **Important Notice** uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. uPI products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use or application of any product or circuit; nor for any infringements of patents or other rights of third parties which may result from its use or application, including but not limited to any consequential or incidental damages. No uPI components are designed, intended or authorized for use in military, aerospace, automotive applications nor in systems for surgical implantation or life-sustaining. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries. COPYRIGHT (c) 2011, UPI SEMICONDUCTOR CORP. uPI Semiconductor Corp. Headquarter 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C. TEL: 886.3.560.1666 FAX: 886.3.560.1888 Sales Branch Office 12F-5, No. 408, Ruiguang Rd. Neihu District, Taipei Taiwan, R.O.C. TEL: 886.2.8751.2062 FAX: 886.2.8751.5064