## IDT FemtoClock™ Multi-Rate 3.3V LVPECL Frequency Synthesizer

## **DATA SHEET**

## **GENERAL DESCRIPTION**

**BLOCK DIAGRAM**

The 843034-06 is a general purpose, low phase noise LVPECL synthesizer which can generate frequencies for a wide variety of applications. The 843034-06 has a 4:1 input multiplexer from which the following inputs can be selected: one differential input, one single-ended input, or one of two crystal oscillators, thus making the device ideal for frequency translation or frequency generation. The 843034-06 has dual LVPECL outputs that may be programmed for  $\div$ 2,  $\div$ 4 or  $\div$ 5 of the VCO frequency. The 843034-06 also supplies a buffered copy of the reference clock or crystal frequency on the single-ended REF\_OUT pin which can be enabled or disabled (disabled by default). The output frequency can be programmed using either a serial or parallel programming interface. This device supports Spread Spectrum Clocking (SSC) for EMI reduction.

## **FEATURES**

- Dual differential 3.3V LVPECL outputs
- 4:1 Input Mux: One differential input One single-ended input Two crystal oscillator interfaces
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- Output frequency range: 120MHz to 375MHz
- Crystal input frequency range: 12MHz to 40MHz
- VCO range: 600MHz to 750MHz
- Supports Spread Spectrum Clocking (SSC)
- Parallel or serial interface for programming feedback divider and output dividers
- RMS phase jitter at 166.6MHz, using a 22.222MHz crystal (12kHz to 30MHz): 1.33ps (typical), SSC - Off
- 3.3V supply mode
- 0°C to 75°C ambient operating temperature
- Available in lead-free (RoHS 6) package



#### **FUNCTIONAL DESCRIPTION**

*NOTE: The functional description that follows describes operation using a 22.22MHz crystal. Valid PLL loop divider values for differ*ent crystal or input frequencies are defined in the Input Frequency *Characteristics, Table 6, NOTE 1.*

The 843034-06 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. A fundamental crystal is used as the input to the onchip oscillator. The output of the oscillator is fed into the phase detector. A 22.22MHz crystal provides a 22.22MHz phase detector reference frequency. The VCO of the PLL operates over a range of 600MHz to 750MHz. The output of the M divider is also applied to the phase detector.

The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. Note that for some values of M (either too high or too low), the PLL will not achieve lock. The output of the VCO is scaled by a divider prior to being sent to each of the LVPECL output buffers. The divider provides a 50% output duty cycle.

The 843034-06 supports either serial or parallel programming modes to program the M feedback divider and N output divider. *Figure 1* shows the timing diagram for each mode. In parallel mode, the nP LOAD input is initially LOW. The data on the M and NA inputs are passed directly to the M divider and N output dividers. On the LOW-to-HIGH transition of the nP\_LOAD input, the data is latched and the M and N dividers remain loaded until the next LOW transition on nP\_LOAD or until a serial event occurs. As a result, the M and NA bits can be hardwired to set the M divider and NA output divider to a specific default state that will automatically occur during power-up. The TEST output is LOW when operating in the parallel input mode. The relationship between the VCO frequency, the crystal frequency and the M divider is defined as follows: **fVCO = fxtal x M** 

The M value and the required values of M0 through M8 are shown in Table 4B to program the VCO Frequency Function Table. Valid M values for which the PLL will achieve lock for a 22.22MHz reference are defined as  $26 \le M \le 33$ . The frequency out is defined as follows:

FOUT = 
$$
\frac{fVCO}{N}
$$
 =  $\frac{fxtal \times M}{N}$ 

Serial operation occurs when nP\_LOAD is HIGH and S\_LOAD is LOW. The shift register is loaded by sampling the S\_DATA bits with the rising edge of S\_CLOCK. The contents of the shift register are loaded into the M divider and NA output divider when S\_LOAD transitions from LOW-to-HIGH. The M divide and NA output divide values are latched on the HIGH-to-LOW transition of S\_LOAD. If S\_LOAD is held HIGH, data at the S\_DATA input is passed directly to the M divider and NA output divider on each rising edge of S\_CLOCK. The serial mode can be used to program the M and NA bits and test bits T1 and T0. The internal registers T0 and T1 determine the state of the TEST output as follows:







#### **TABLE 1. SSM OPERATION**



NOTE: SS modulation frequency is approximately 32kHz using reference frequency of 22.22MHz, providing a VCO frequency of 666.66MHz.

### **SPREAD SPECTRUM MODULATION**

The 843034-06 offers the option of a spread spectrum modulated output clock. The spread spectrum is controlled via 4 bits in the serial bit stream. These four bits configure the SSM to be enabled and the amount of spread modulation to be selected. See *Table 1* for the definition of the four bits. The four bits are added at the beginning of the serial data stream and are labeled SS3, SS2, SS1 and SS0. The initial state of SS3, SS2, SS1 and SS0 is 0, 0, 0, 0 which places the 843034-06 in the mode of spread spectrum off. Additionally, a parallel load will result in spread spectrum modulation being off. The 843034-06 offers down-spread or center-spread using triangle-wave modulation. NOTE: PLL operation not guaranteed for M >31 when using center spread.

## **POWER-UP OPERATION**

The 843034-06 has internal power–up reset circuitry that initiates the phase lock loop to automatically acquire lock on power-up. On power-up the M/N values for the feedback and output dividers will be acquired from the M and N pins if nP\_Load is held Low. If nP\_Load is High during power-up, M/N values are indeterminate. The M/N values may be changed by either changing the values on the M/N pins when nP\_LOAD is low or with a serial load when nP\_LOAD is high and S\_LOAD is low.

#### **MR PIN OPERATION**

Any time there is a change in the input frequency, either due to an external change or a change in the SEL pins, the MR pin must go high and low to relock to the new input frequency. A change in the M feedback divider by either a serial or parallel load will also cause a relock to the new input frequency.

#### **TABLE 2. PIN DESCRIPTIONS**



Continued on next page...

#### **TABLE 2. PIN DESCRIPTIONS, CONTINUED**



NOTE: *Pullup* and *Pulldown* refer to internal input resistors. See Table 3, Pin Characteristics, for typical values.

#### **TABLE 3. PIN CHARACTERISTICS**







NOTE:  $L = LOW$ 

 $H = HIGH$ 

 $X = Don't care$ 

 $\hat{\Gamma}$  = Rising edge transition

 $\downarrow$  = Falling edge transition

## **TABLE 4B. PROGRAMMABLE VCO FREQUENCY FUNCTION TABLE**



NOTE 1: These M divide values and the resulting frequencies correspond to crystal, CLK, or REF\_CLK input frequency of 22.22MHz.

**TABLE 4C. PROGRAMMABLE OUTPUT DIVIDER FUNCTION TABLE**

| <b>Inputs</b>    |      |      | N Divider Value | <b>Output Frequency (MHz)</b> |                 |  |
|------------------|------|------|-----------------|-------------------------------|-----------------|--|
| *NA <sub>2</sub> | *NA1 | *NA0 |                 | <b>Minimum</b>                | <b>Maximum</b>  |  |
|                  |      |      |                 | 300                           | 375             |  |
|                  |      |      |                 | 150                           | 187.5 (default) |  |
|                  |      |      |                 | 120                           | 150             |  |

\*NOTE: Programming for Bank A and Bank B.

#### **ABSOLUTE MAXIMUM RATINGS**



NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

## **TABLE 5A. POWER SUPPLY DC CHARACTERISTICS,**  $V_{cc} = V_{ccO_A} = V_{ccO_B} = V_{ccO_C,REF} = 3.3V \pm 5\%, V_{EE} = 0V, T A = 0^{\circ}C$  to 75°C



#### **TABLE 5B. LVCMOS/LVTTL DC CHARACTERISTICS,**  $V_{cc} = V_{cc} = 3.3V \pm 5\%, V_{ee} = 0V$ , Ta = 0°C to 75°C



NOTE 1: Outputs terminated with 50Ω to V<sub>cco\_REF</sub>/2. See *Parameter Measurement Information Section,* "Output Load Test Circuit Diagrams.



## **TABLE 5C. DIFFERENTIAL DC CHARACTERISTICS,**  $V_{cc} = V_{ccos A} = V_{ccos B} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $TA = 0^{\circ}C$  to 75<sup>°</sup>C

NOTE 1:  $V_{\mu}$  should not be less than -0.3V.

NOTE 2: Common mode voltage is defined as  $V_{\perp}$ .

**TABLE 5D. LVPECL DC CHARACTERISTICS,**  $V_{CC} = V_{CCO-A} = V_{CCO-B} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $TA = 0^{\circ}C$  to 75°C

| <b>Symbol</b> | <b>IParameter</b>                 | <b>Test Conditions</b> | Minimum      | <b>Typical</b> | Maximum       | Units |
|---------------|-----------------------------------|------------------------|--------------|----------------|---------------|-------|
| OH            | Output High Voltage; NOTE 1       |                        | - 1.4<br>CCO |                | $-0.9$<br>CCO |       |
| I٧            | Output Low Voltage; NOTE 1        |                        | CCO          |                | CCO           |       |
| SWING         | Peak-to-Peak Output Voltage Swing |                        | 0.6          |                | 1.0           |       |

NOTE 1: Outputs terminated with 50Ω to  $V_{\text{CCO A}} V_{\text{CCO B}}$  - 2V.

Table 6**. I**nput Frequency Characteristics,  $V_{cc} = V_{cc_0} = V_{cc_0} = V_{cc_0} = 3.3V \pm 5\%, V_{ee} = 0$ V, Ta = 0°C to 75°C

| Symbol                | <b>IParameter</b> |                                           | <b>Test Conditions</b> | Minimum I | Typical | Maximum I | Units      |
|-----------------------|-------------------|-------------------------------------------|------------------------|-----------|---------|-----------|------------|
| $\vert f_{\vert_{N}}$ | Input Frequency   | XTAL INO/XTAL OUTO,<br>XTAL IN1/XTAL OUT1 |                        | 12        |         | 40        | <b>MHz</b> |
|                       |                   | CLK/nCLK, REF_CLK                         |                        | 12        |         | 40        | <b>MHz</b> |
|                       |                   | S CLOCK                                   |                        |           |         | 50        | MHz        |

NOTE: For the input crystal, CLK/nCLK and REF\_CLK frequency range, the M value must be set for the VCO to operate within the 600MHz to 750MHz range. Using the minimum input frequency of 12MHz, valid values of M are 50 ≤ M ≤ 62. Using the maximum frequency of 40MHz, valid values of M are  $15 \le M \le 18$ .

#### **TABLE 7. CRYSTAL CHARACTERISTICS**





#### **TABLE 8. AC CHARACTERISTICS,**  $V_{cor} = V_{cor} = V_{cor} = V_{cor} = 3.3V \pm 5\%, V_{ce} = 0V$ **, TA = 0°C to 75°C**

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditons."

NOTE: Characterized using a 22.22MHz crystal producing a VCO frequency of 666.66MHz, unless otherwise noted.

NOTE: See Parameter Measurement Information section.

NOTE 1: Please refer to the Phase Noise Plot.

NOTE 2: Characterized with REF\_OUT output disabled.

NOTE 3: Jitter performance using XTAL inputs.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 5: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.



**TYPICAL PHASE NOISE AT 166.6MHZ**

# **PARAMETER MEASUREMENT INFORMATION**



## **APPLICATION INFORMATION**

### **POWER SUPPLY FILTERING TECHNIQUES**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 843034-06 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\text{cc}}$ ,  $V_{\text{ccA}}$  and  $V_{\text{ccO,X}}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. *Figure 2*  illustrates this for a generic V<sub>cc</sub> pin and also shows that V<sub>cca</sub> requires that an additional10Ω resistor along with a 10μF bypass capacitor be connected to the  $V_{\text{con}}$  pin.



**FIGURE 2. POWER SUPPLY FILTERING**

## **WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LVCMOS/LVTTL LEVELS**

*Figure 3* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{\alpha}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_c = 3.3V$ , V\_REF should be 1.25V and R2/  $R1 = 0.609$ .



**FIGURE 3. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT**

## **DIFFERENTIAL CLOCK INPUT INTERFACE**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 4A to 4F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only.



**FIGURE 4A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY AN IDT OPEN EMITTER HIPERCLOCKS LVHSTL DRIVER**



**FIGURE 4C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER**



**FIGURE 4E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V HCSL DRIVER**



Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 4A,* the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor,

**FIGURE 4B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER**

use their termination recommendation.



**FIGURE 4D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER**



**FIGURE 4F. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 2.5V SSTL DRIVER**

## **CRYSTAL INPUT INTERFACE**

The 843034-06 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 5* below were determined using a 18pF parallel resonant crystal and were

chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



**FIGURE 5. CRYSTAL INPUt INTERFACE**

## **LVCMOS TO XTAL INTERFACE**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 6*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be 100Ω. This can also be accomplished by removing R1 and making R2 50Ω.



**FIGURE 6. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE**

## **RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS**

#### **INPUTS:**

#### **CRYSTAL INPUTS**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from XTAL\_IN to ground.

#### **CLK/nCLK INPUTS**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from CLK to ground.

#### **REF\_CLK INPUT**

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from the REF\_CLK to ground.

#### **LVCMOS CONTROL PINS**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A 1kΩ resistor can be used.

## **OUTPUTS:**

#### **LVCMOS OUTPUTS**

The unused LVCMOS output can be left floating. We recommend that there is no trace attached.

#### **LVPECL OUTPUTS**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **TERMINATION FOR 3.3V LVPECL OUTPUTS**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ transmission lines. Matched impedance techniques should be used

to maximize operating frequency and minimize signal distortion. *Figures 7A and 7B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.





**FIGURE 7A. LVPECL OUTPUT TERMINATION FIGURE 7B. LVPECL OUTPUT TERMINATION**

### **APPLICATION SCHEMATIC EXAMPLE**

Figure 8 shows an example of 843034-06 application schematic. In this example, the device is operated at  $V_{\text{ex}}=V_{\text{ex}}= 3.3V$ . The device are be driven by a crystal, LVCMOS or LVPECL input sources. The 18pF parallel resonant 25MHz crystal is used. The  $C1 = 27pF$  and  $C2 =$ 27pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. For the LVPECL output drivers, only two termination examples are shown in this schematic. Additional termination approaches are shown in the LVPECL Termination Application Note.



**FIGURE 8. 843034-06 APPLICATION SCHEMATIC EXAMPLE**

## **POWER CONSIDERATIONS**

This section provides information on power dissipation and junction temperature for the 843034-06. Equations and example calculations are also provided.

#### *1. Power Dissipation.*

The total power dissipation for the 843034-06 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{ce} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

**NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

#### **Core and LVPECL Output Power Dissipation**

- Power (core)<sub>MAX</sub> =  $V_{CCMAX}$  \*  $I_{EFMAX}$  = 3.465V \* 173mA = 599.45mW
- Power (outputs)<sub>Max</sub> = **30mW/Loaded Output pair** If all outputs are loaded, the total power is  $2 * 30$  mW =  $60$  mW

#### **LVCMOS Output Power Dissipation**

• Output Impedance R<sub>out</sub> Power Dissipation due to Loading 50Ω to V<sub>cco\_REF</sub>/2

Output Current  $I_{\text{out}} = V_{\text{co}}/V$  [2 \* (50Ω + R<sub>out</sub>)] = 3.465V / [2 \* (50Ω + 7Ω] = **30.4mA** 

Power Dissipation on the  $R_{\text{out}}$  per LVCMOS output Power (R<sub>out</sub>) = R<sub>out</sub> \* (I<sub>out</sub>)° = 7 $\Omega$  \* (30.4mA)° = **6.97mW per output** 

#### **Total Power Dissipation**

- **Total Power**
	- $=$  Power (LVPECL) + Power (R<sub>out</sub>)
	- $= 599.45$ mW + 60mW + 6.47mW
	- **= 665.92mW**

#### *2. Junction Temperature.*

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Tj$  = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{\mathbb{A}}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 65.7°C/W per Table 9 below.

Therefore, T<sub>j</sub> for an ambient temperature of 75°C with all outputs switching is:  $75^{\circ}$ C + 0.666W  $*$  65.7°C/W = 118°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### **TABLE 9. THERMAL RESISTANCE** θ**JA FOR 48-PIN LQFP, FORCED CONVECTION**



#### *3. Calculations and Equations.*

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in *Figure 9.*



**FIGURE 9. LVPECL DRIVER CIRCUIT AND TERMINATION**

To calculate worst case power dissipation into the load, use the following equations which assume a 50Ω load, and a termination voltage of  $V_{\text{cc}o}$  – 2V.

For logic high,  $V_{\text{OUT}} = V_{\text{OH MAX}} = V_{\text{CCO MAX}} - 0.9V$ 

$$
(V_{_{\text{CCO\_MAX}}} - V_{_{\text{OH\_MAX}}}) = 0.9V
$$

• For logic low,  $V_{\text{out}} = V_{\text{out}} = V_{\text{ceop, max}} - 1.7V$ 

$$
(V_{_{\text{CCO\_MAX}}} - V_{_{\text{OL\_MAX}}}) = 1.7V
$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

 $\mathsf{Pd\_H} = [(\mathsf{V}_{_{\mathsf{CH\_MAX}}}- (\mathsf{V}_{_{\mathsf{CCO\_MAX}}}-2 \mathsf{V}))/\mathsf{R}_{_{\mathsf{L}}}] \star (\mathsf{V}_{_{\mathsf{CCO\_MAX}}}-\mathsf{V}_{_{\mathsf{OH\_MAX}}}) = [(\mathsf{2V}-(\mathsf{V}_{_{\mathsf{CCO\_MAX}}}-\mathsf{V}_{_{\mathsf{OH\_MAX}}}))/\mathsf{R}_{_{\mathsf{L}}}]\star (\mathsf{V}_{_{\mathsf{CCO\_MAX}}}-\mathsf{V}_{_{\mathsf{OH\_MAX}}}) = 0$  $[(2V - 0.9V)/50\Omega] * 0.9V = 19.8$ mW

 $\mathsf{Pd\_L} = [(\mathsf{V}_{\textsf{\tiny{OL\_MAX}}} - (\mathsf{V}_{\textsf{\tiny{CCO\_MAX}}} - 2 \mathsf{V})) / \mathsf{R}_{\textsf{\tiny{L}}}]$  \*  $(\mathsf{V}_{\textsf{\tiny{CCO\_MAX}}} - \mathsf{V}_{\textsf{\tiny{OL\_MAX}}} - \mathsf{V}_{\textsf{\tiny{C}} \textsf{\tiny{L\_MAX}}} - \mathsf{V}_{\textsf{\tiny{OL\_MAX}}} - \mathsf{V}_{\textsf{\tiny{C}} \textsf{\tiny{L\_MAX}}} - \mathsf{V}_{\textsf{\tiny{OL\_MAX}}} )$  =  $[(2V – 1.7V)/50 $\Omega$ ] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW**

# **RELIABILITY INFORMATION**

## **TABLE 10.**  $\theta_{\mathrm{aA}}$ **vs. Air Flow Table for 48 Lead LQFP**



## **TRANSISTOR COUNT**

The transistor count for 843034-06 is: 7846

**PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP**



**TABLE 11. PACKAGE DIMENSIONS**



Reference Document: JEDEC Publication 95, MS-026

#### **TABLE 12. ORDERING INFORMATION**



NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.





**Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, California 95138

#### **Sales**

800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com

**Technical Support email: c**locks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in<br>this doc in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, wheth-<br>er express or

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to signifi cantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or<br>their respective