Sollware SNVSBK2-SEPTEMBER 2019 **LP8733** ## LP8733xx Dual High-Current Buck Converter and Dual Linear Regulator ### 1 Features Device operating temperature range: –40°C to +125°C ambient temperature Input voltage: 2.8 V to 5.5 V • Two High-efficiency step-down DC/DC converters: Output voltage: 0.7 V to 3.36 V Maximum output current 3 A per phase Auto phase adding/shedding and force multiphase operations in dual-phase configuration Remote differential feedback voltage sensing in dual-phase configuration Programmable output-voltage slew rate from 0.5 mV/µs to 10 mV/µs 2-MHz switching frequency Spread-spectrum mode and phase interleaving for EMI reduction Two Linear regulators: Input voltage: 2.5 V to 5.5 V Output voltage: 0.8 V to 3.3 V Maximum output current 300 mA Configurable general-purpose output signals (GPO, GPO2) Interrupt function with programmable masking Programmable power-good signal (PGOOD) Output short-circuit and overload protection · Overtemperature warning and protection Overvoltage protection (OVP) and undervoltage lockout (UVLO) 28-pin, 5-mm x 5-mm VQFN package with wettable flanks ## Simplified Schematic ## 2 Applications - Industrial Applications - Industrial Appliances - Test & Measurement ## 3 Description The LP8733xx is designed to meet the power management requirements in industrial applications. The device has two step-down DC/DC converters which can be configured as a single dual-phase regulator or two single-phase regulators, two linear regulators, and two general-purpose digital-output signals. The device is controlled by an I<sup>2</sup>C-compatible serial interface and by an enable signal. The automatic PWM/PFM (AUTO mode) operation together with the automatic phase adding/shedding gives high efficiency over a wide output-current range. The LP8733xx supports remote voltage sensing (differential in dual-phase configuration) to compensate IR drop between the regulator output and the point-of-load (POL), thus improving the accuracy of the output voltage. In addition, the switching clock can be forced to PWM mode and also synchronized to an external clock to minimize the disturbances. The LP8733xx device supports programmable startup and shutdown delays and sequences including GPO signals synchronized to the enable signal. During start-up and voltage change, the device controls the output slew rate to minimize output voltage overshoot and the in-rush current. ### **Device Information** | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | LP8733xx | VQFN (28) | 5.00 mm × 5.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ## DC/DC Efficiency vs Output Current ## **Table of Contents** | 1 | Features 1 | | 7.5 Programming | 39 | |---|---------------------------------------------------|----|-----------------------------------------------------|------| | 2 | Applications 1 | | 7.6 Register Maps | | | 3 | Description 1 | 8 | Application and Implementation | . 63 | | 4 | Revision History2 | | 8.1 Application Information | 63 | | 5 | Pin Configuration and Functions | | 8.2 Typical Applications | 63 | | 6 | Specifications | 9 | Power Supply Recommendations | . 76 | | • | 6.1 Absolute Maximum Ratings | 10 | Layout | . 76 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 76 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 78 | | | 6.4 Thermal Information | 11 | Device and Documentation Support | . 79 | | | 6.5 Electrical Characteristics | | 11.1 Device Support | 79 | | | 6.6 I <sup>2</sup> C Serial Bus Timing Parameters | | 11.2 Receiving Notification of Documentation Update | s 79 | | | 6.7 Typical Characteristics | | 11.3 Community Resources | 79 | | 7 | Detailed Description | | 11.4 Trademarks | 79 | | | 7.1 Overview 16 | | 11.5 Electrostatic Discharge Caution | 79 | | | 7.2 Functional Block Diagram | | 11.6 Glossary | 79 | | | 7.3 Feature Description | 12 | Mechanical, Packaging, and Orderable | | | | 7.4 Device Functional Modes | | Information | . 79 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |----------------|----------|-----------------| | September 2019 | * | Initial release | ## 5 Pin Configuration and Functions ## Pin Functions | | DIN | | | |--------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | | TYPE(1) | DESCRIPTION | | NUMBER | NAME | | | | 1 | VOUT_LDO0 | P/O | LDO0 output. If the LDO0 is not used, leave the pin floating. | | 2 | FB_B0 | Α | Output voltage feedback (positive) for Buck 0 | | 3 | FB_B1 | Α | Output voltage feedback (positive) for Buck 1 in two single-phase configuration and output ground feedback (negative) for Buck 0 in dual-phase configuration | | 4 | AGND | G | Ground | | 5 | VANA | P/I | Supply voltage for analog and digital blocks. Must be connected to same node with VIN_Bx. | | 6 | EN | D/I | Programmable enable signal for regulators and GPOs. If the pin is not used, leave the pin floating. | | 7 | VOUT_LDO1 | P/O | LDO1 output. If LDO1 is not used, leave the pin floating. | | 8 | VIN_LDO1 | P/I | Power input for LDO1. If LDO1 is not used, connect the pin to VANA. | | 9 | nINT | D/O | Open-drain interrupt output. Active LOW. If the pin is not used, connect the pin to ground. | | 10 | CLKIN | D/I/O | External clock input. Alternative function is general-purpose digital output (GPO2). If the pin is not used, leave the pin floating. | | 11, 12 | VIN_B1 | P/I | Input for Buck 1. The separate power pins VIN_Bx are not connected together internally - VIN_Bx pins must be connected together in the application and be locally bypassed. | | 13, 14 | SW_B1 | P/O | Buck 1 switch node. If the Buck 1 is not used, leave the pin floating. | | 15, 16 | PGND_B1 | P/G | Power ground for Buck 1 | | 17 | SCL | D/I | Serial interface clock input for I <sup>2</sup> C access. Connect a pullup resistor. If the I <sup>2</sup> C interface is not used, connect the pin to Ground. | | 18 | SDA | D/I/O | Serial interface data input and output for I <sup>2</sup> C access. Connect a pullup resistor. If the I <sup>2</sup> C interface is not used, connect the pin to Ground. | | 19 | SGND | G | Ground | (1) A: Analog Pin, D: Digital Pin, G: Ground Pin, P: Power Pin, I: Input Pin, O: Output Pin ## Pin Functions (continued) | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |----------------|----------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NUMBER | NAME | I TPE\/ | DESCRIPTION | | 20, 21 | PGND_B0 | P/G | Power ground for Buck 0 | | 22, 23 | SW_B0 | P/O | Buck 0 switch node. If the Buck 0 is not used, leave the pin floating. | | 24, 25 | VIN_B0 | P/I | Input for Buck 0. The separate power pins VIN_Bx are not connected together internally - VIN_Bx pins must be connected together in the application and be locally bypassed. | | 26 | GPO | D/O | General-purpose digital output. If the pin is not used, leave the pin floating. | | 27 | PGOOD | D/O | Power-good indication signal. If the pin is not used, leave the pin floating. | | 28 | VIN_LDO0 | P/I | Power input for LDO0. If the LDO0 is not used, connect the pin to VANA. | | Thermal<br>Pad | | _ | Connect to PCB ground plane using multiple vias for good thermal performance. | ## 6 Specifications ## 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |-----------------------------|---------------------------------------------------------------|------|-------------------------------------|------| | VIN_Bx, VANA | Voltage on power connections (must use the same input supply) | -0.3 | 6 | V | | VIN_LDOx | Voltage on power connections | -0.3 | 6 | V | | SW_Bx | Voltage on buck switch nodes | -0.3 | (VIN_Bx + 0.3 V) with 6-V maximum | V | | FB_Bx | Voltage on buck voltage sense nodes | -0.3 | (VANA + 0.3 V) with 6-V maximum | V | | VOUT_LDOx | Voltage on LDO output | -0.3 | (VIN_LDOx + 0.3 V) with 6-V maximum | V | | SDA, SCL, nINT, EN | Voltage on logic pins (input or output pins) | -0.3 | 6 | V | | PGOOD, GPO, CLKIN<br>(GPO2) | Voltage on logic pins (input or output pins) | -0.3 | (VANA + 0.3 V) with 6-V maximum | V | | T <sub>J-MAX</sub> | Junction temperature | -40 | 150 | | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | Maximum lead temperat | ture (soldering, 10 seconds) | | 260 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------|-------------------------------------------|-------|------| | | Electrostatic discharge | Human-body model (HBM) | | ±2000 | | | V <sub>(EQD)</sub> | | Charged-device model (CDM) | All pins | ±500 | V | | V <sub>(ESD)</sub> | | | Corner pins (1, 7, 8, 14, 15, 21, 22, 28) | ±750 | V | ## 6.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------------------------------------------------------|-----|-------------------------|------| | INPUT VOLTAGE | | | | | | VIN_Bx, VANA | Voltage on power connections (must use the same input supply) | 2.8 | 5.5 | V | | VIN_LDOx | Voltage on LDO inputs | 2.5 | 5.5 | V | | EN, nINT | Voltage on logic pins (input or output pins) | 0 | 5.5 | V | | CLKIN | Voltage on logic pins (input pin) | 0 | VANA with 5.5-V maximum | V | | PGOOD, GPO, GPO2 | Voltage on logic pins (output pins) | 0 | VANA | V | | CCI CDA | Voltage on I2C interface, Standard (100 kHz), Fast (400 kHz), Fast+ (1 MHz), and High-Speed (3.4 MHz) Modes | 0 | 1.95 | V | | SCL, SDA | Voltage on I2C interface, Standard (100 kHz), Fast (400 kHz), and Fast+ (1 MHz) Modes | 0 | VANA with 3.6-V maximum | V | | TEMPERATURE | | | | | | TJ | Junction temperature | -40 | 140 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | <sup>(2)</sup> All voltage values are with respect to network ground. # TEXAS INSTRUMENTS ## 6.4 Thermal Information | | | LP8733xx | | |--------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RHD (VQFN) | UNIT | | | | 28 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 36.7 | °C/W | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 26.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 8.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 8.8 | °C/W | | $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## 6.5 Electrical Characteristics Limits apply over the junction temperature range $-40^{\circ}\text{C} \le T_{\text{J}} \le +140^{\circ}\text{C}$ , specified $V_{\text{VANA}}$ , $V_{\text{VIN\_Bx}}$ , $V_{\text{VIN\_LDOx}}$ , $V_{\text{VOUT\_Bx}}$ , $V_{\text{VOUT\_BDOx}}$ and $I_{\text{OUT}}$ range, unless otherwise noted. Typical values are at $T_{\text{J}} = 25^{\circ}\text{C}$ , $V_{\text{VANA}} = V_{\text{VIN\_Bx}} = V_{\text{VIN\_LDOx}} = 3.7 \text{ V}$ , and $V_{\text{OUT}} = 1 \text{ V}$ , unless otherwise noted. $^{(1)}(2)$ . | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------|------|--| | EXTERNAL C | COMPONENTS | | | | | | | | C <sub>IN_BUCK</sub> | Input filtering capacitance for buck regulators | Effective capacitance, connected from VIN_Bx to PGND_Bx | 1.9 | 10 | | μF | | | C <sub>OUT_BUCK</sub> | Output filtering capacitance for buck regulators | Effective capacitance per phase | 10 | 22 | 500 | μF | | | C <sub>POL_BUCK</sub> | Point-of-load (POL)<br>capacitance for buck<br>regulators | Optional POL capacitance | | 22 | | μF | | | C <sub>OUT</sub> - | Buck output capacitance, total (local and POL) | Total output capacitance per phase | | | 500 | μF | | | C <sub>IN_LDO</sub> | Input filtering capacitance for LDO regulators | Effective capacitance, connected from VIN_LDOx to AGND. $C_{\text{IN}\_\text{LDO}}$ must be at least two times larger than $C_{\text{OUT}\_\text{LDO}}$ | 0.6 | 2.2 | | μF | | | C <sub>OUT_LDO</sub> | Output filtering capacitance for LDO regulators | Effective capacitance | 0.4 | 1 | 2.7 | μF | | | ESR <sub>C</sub> | Input and output capacitor ESR | [1-10] MHz | | 2 | 10 | mΩ | | | | La divista a | | | 0.47 | | | | | L | Inductor | Inductance of the inductor | -30% | | 30% | μH | | | DCR <sub>L</sub> | Inductor DCR | | | 25 | | mΩ | | | BUCK REGU | LATORS | | | | | | | | $V_{(VIN\_Bx)}, V_{(VANA)}$ | Input voltage range | VIN_Bx and VANA pins must be connected to the same supply line | 2.8 | 3.7 | 5.5 | V | | | | | Programmable voltage range | 0.7 | 1 | 3.36 | V | | | M | Outrot valta na | Step size, 0.7 V ≤ V <sub>OUT</sub> < 0.73 V | | 10 | | | | | $V_{OUT\_Bx}$ | Output voltage | Step size, 0.73 V ≤ V <sub>OUT</sub> < 1.4 V | | 5 | | mV | | | | | Step size, 1.4 V ≤ V <sub>OUT</sub> ≤ 3.36 V | | 20 | | | | | 1 | Output ourrent | Output current, single-phase output | | | 3 <sup>(3)</sup> | ۸ | | | I <sub>OUT_Bx</sub> | Output current | Output current, dual-phase output | | | 6 <sup>(3)</sup> | Α | | <sup>(1)</sup> All voltage values are with respect to network ground. <sup>(2)</sup> Minimum (MIN) and Maximum (MAX) limits are specified by design, test, or statistical analysis. Typical (TYP) numbers are not verified, but do represent the most likely norm. <sup>(3)</sup> The maximum output current can be limited by the forward current limit I<sub>LIM FWD</sub>. The power dissipation inside the die increases the junction temperature and limits the maximum current depending of the length of the current pulse, efficiency, board and ambient temperature. Limits apply over the junction temperature range $-40^{\circ}\text{C} \le T_{\text{J}} \le +140^{\circ}\text{C}$ , specified $V_{\text{VANA}}$ , $V_{\text{VIN\_Bx}}$ , $V_{\text{VIN\_LDOx}}$ , $V_{\text{VOUT\_Bx}}$ , $V_{\text{VOUT\_LDOx}}$ and $I_{\text{OUT}}$ range, unless otherwise noted. Typical values are at $T_{\text{J}} = 25^{\circ}\text{C}$ , $V_{\text{VANA}} = V_{\text{VIN\_Bx}} = V_{\text{VIN\_LDOx}} = 3.7 \text{ V}$ , and $V_{\text{OUT}} = 1 \text{ V}$ , unless otherwise noted. | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-------|---------------|-------------------| | | Input and Output voltage difference | Minimum voltage between $V_{(VIN\_Bx)}$ and $V_{OUT}$ to fulfill the electrical characteristics | 0.8 | | | V | | | | Force PWM mode, V <sub>OUT</sub> < 1 V | -20 | | 20 | mV | | | DC output voltage<br>accuracy, includes<br>voltage reference, DC<br>load and line regulations,<br>process and temperature | Force PWM mode, V <sub>OUT</sub> ≥ 1 V | -2% | | 2% | | | $V_{OUT\_Bx\_DC}$ | | PFM mode, V <sub>OUT</sub> < 1 V, the average output voltage level is increased by max. 20 mV | -20 | | 40 | mV | | | | PFM mode, V <sub>OUT</sub> ≥ 1 V, the average output voltage level is increased by max. 20 mV | -2% | | 2% + 20<br>mV | | | | Ripple voltage, single- | PWM mode | | 10 | | m\/ | | | phase output | PFM mode, I <sub>OUT</sub> = 10 mA | | 25 | | mV <sub>p-p</sub> | | | Ripple voltage, dual- | PWM mode | | 5 | | $mV_{p-p}$ | | | phase output | PFM mode, I <sub>OUT</sub> = 10 mA | | 4 | | пт р-р | | DC <sub>LNR</sub> | DC line regulation | I <sub>OUT</sub> = 1 A | | ±0.05 | | %/V | | $DC_{LDR}$ | DC load regulation in PWM mode | $V_{OUT\_Bx} = 1 \text{ V}, I_{OUT} \text{ from 0 to } I_{OUT(max)}$ | | 0.3% | | | | <b>-</b> | Transient load step response, single-phase output | $I_{OUT}$ = 0.1 A to 2 A, $T_R$ = $T_F$ = 400 ns, PWM mode | | ±55 | | mV | | T <sub>LDSR</sub> | Transient load step response, dual-phase output | $I_{OUT} = 0.1$ A to 4 A, $T_R = T_F = 400$ ns, PWM mode | | ±50 | | mV | | T <sub>LNSR</sub> | Transient line response | $V_{(VIN\_Bx)}$ stepping 3 V $\leftrightarrow$ 3.5 V, $T_R = T_F = 10$ $\mu s$ , $I_{OUT} = I_{OUT(max)}$ | | ±10 | | mV | | | | Programmable range | 1.5 | | 4 | ^ | | | Forward current limit per phase (peak for every switching cycle) | Step size | | 0.5 | | Α | | LIM FWD | | Accuracy, V <sub>(VIN_Bx)</sub> ≥ 3 V, I <sub>LIM</sub> = 4 A | -5% | 7.5% | 20% | | | | | Accuracy, 2.8 V $\leq$ V <sub>(VIN_Bx)</sub> $<$ 3 V, I <sub>LIM</sub> = 4 A | -20% | 7.5% | 20% | | | I <sub>LIM NEG</sub> | Negative current limit per phase | | 1.6 | 2.0 | 3.0 | Α | | R <sub>DS(ON)</sub> HS FET | On-resistance, high-side FET | Each phase, between VIN_Bx and SW_Bx pins (I = 1 A) | | 50 | 110 | $m\Omega$ | | R <sub>DS(ON)</sub> LS FET | On-resistance, low-side FET | Each phase, between SW_Bx and PGND_Bx pins (I = 1 A) | | 45 | 90 | mΩ | | $f_{SW}$ | Switching frequency | PWM mode | 1.8 | 2 | 2.2 | MHz | | | Current balancing for dual-phase output | Current mismatch between phases, I <sub>OUT</sub> > 1 mA | | | 10% | | | | Start-up time (soft start) | From ENx to V <sub>OUT_Bx</sub> = 0.35 V (slew-rate control begins) | | 120 | | μs | | | | SLEW_RATEx[2:0] = 010, C <sub>OUT-TOTAL_BUCK</sub> < 80 µF per phase | | 10 | | | | | Output voltage slew- | SLEW_RATEx[2:0] = 011, C <sub>OUT-TOTAL_BUCK</sub> < 130 µF per phase | | 7.5 | | | | | | SLEW_RATEx[2:0] = 100, C <sub>OUT-TOTAL_BUCK</sub> < 250 µF per phase | | 3.8 | 15% | mV/μs | | | rate <sup>(4)</sup> | SLEW_RATEx[2:0] = 101, C <sub>OUT-TOTAL_BUCK</sub> < 500 µF per phase | -15% | 1.9 | | | | | | SLEW_RATEx[2:0] = 110, C <sub>OUT-TOTAL_BUCK</sub> < 500 µF per phase | | 0.94 | | | | | | SLEW_RATEx[2:0] = 111, C <sub>OUT-TOTAL_BUCK</sub> < 500 µF per phase | | 0.47 | | | <sup>(4)</sup> The slew-rate can be limited by the current limit (forward or negative current limit), output capacitance and load current. Limits apply over the junction temperature range $-40^{\circ}\text{C} \le T_{\text{J}} \le +140^{\circ}\text{C}$ , specified $V_{\text{VANA}}$ , $V_{\text{VIN\_Bx}}$ , $V_{\text{VIN\_LDOx}}$ , $V_{\text{VOUT\_Bx}}$ , $V_{\text{VOUT\_LDOx}}$ and $I_{\text{OUT}}$ range, unless otherwise noted. Typical values are at $T_{\text{J}} = 25^{\circ}\text{C}$ , $V_{\text{VANA}} = V_{\text{VIN\_Bx}} = V_{\text{VIN\_LDOx}} = 3.7 \text{ V}$ , and $V_{\text{OUT}} = 1 \text{ V}$ , unless otherwise noted. | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|---------------| | I <sub>PFM-PWM</sub> | PFM-to-PWM - current threshold (5) | | | 550 | | mA | | I <sub>PWM-PFM</sub> | PWM-to-PFM - current threshold <sup>(5)</sup> | | | 290 | | mA | | I <sub>ADD</sub> | Phase adding level (dual-phase output) | From 1-phase to 2-phase | | 1000 | | mA | | I <sub>SHED</sub> | Phase shedding level (dual-phase output) | From 2-phase to 1-phase | | 650 | | mA | | R <sub>DIS_Bx</sub> | Output pulldown resistance | Regulator disabled | 150 | 250 | 350 | Ω | | | | $V_{(VIN\_Bx)}$ and $V_{(VANA)}$ fixed 3.7 V | | | | | | | Output voltage monitoring for PGOOD pin and for power-good Interrupt Output voltage U Output | Overvoltage threshold (compared to DC output voltage level, V <sub>VOUT_Bx_DC</sub> ) | 39 | 50 | 64 | mV | | | | Undervoltage threshold (compared to DC output voltage level, V <sub>VOUT_Bx_DC</sub> ) | -53 | -40 | -29 | IIIV | | | | Deglitch time during operation and after voltage change | 4 | | 15 | μs | | | Gating time for PGOOD signal after regulator enable or voltage change | PGOOD_MODE = 0 | | 800 | | μs | | LDO REGULA | TORS | | | | | | | V <sub>IN_LDOx</sub> | Input voltage range for LDO power inputs | $V_{\rm IN\_LDOx}$ can be higher or lower than $V_{\rm (VANA)}$ | 2.5 | 3.7 | 5.5 | V | | | Outrot walts as | Programmable voltage range | 0.8 | | 3.3 | | | $V_{OUT\_LDOx}$ | Output voltage | Step size | | 0.1 | | V | | I <sub>OUT_LDOx</sub> | Output current | | | | 300 | mA | | | Dropout voltage | $V_{(VIN\_LDOx)} - V_{(VOUT\_LDOx)}$ , $I_{OUT} = I_{OUT(max)}$ , Programmed output voltage is higher than $V_{(VIN\_LDOx)}$ | | | 200 | mV | | | DC output voltage | V <sub>OUT</sub> < 1 V | -20 | | 20 | mV | | V <sub>OUT_LDO_DC</sub> | accuracy, includes<br>voltage reference, DC<br>load and line regulations,<br>process, temperature | V <sub>OUT</sub> ≥ 1 V | -2% | | 2% | | | DC <sub>LNR</sub> | DC line regulation | I <sub>OUT</sub> = 1 mA | | 0.1 | | %/V | | $DC_{LDR}$ | DC load regulation | $I_{OUT} = 1 \text{ mA to } I_{OUT(max)}$ | | 0.8% | | | | T <sub>LDSR</sub> | Transient load step response | $I_{OUT}$ = 1 mA to 300 mA, $T_R$ = $T_F$ = 1 $\mu s$ | | -50/+40 | | mV | | T <sub>LNSR</sub> | Transient line response | $V_{(VIN\_LDOx)}$ stepping 3 V $\leftrightarrow$ 3.5 V, $T_R = T_F =$ 10 $\mu$ s, $I_{OUT} = I_{OUT(max)}$ | | ±7 | | mV | | PSRR | Power supply ripple rejection | $f = 10 \text{ kHz}, I_{\text{OUT}} = I_{\text{OUT(max)}}$ | | 53 | | dB | | | Noise | 10 Hz < F < 100 kHz, I <sub>OUT</sub> = I <sub>OUT(max)</sub> | | 82 | | $\mu V_{rms}$ | | I <sub>SHORT(LDOx)</sub> | LDO current limit | V <sub>OUT</sub> = 0 V | 400 | 500 | 600 | mA | | | Start-up time | From enable to valid output voltage | | 300 | | μs | | | Slew rate during start-up | | | 15 | | mV/μs | | R <sub>DIS_LDOx</sub> | Output pulldown resistance | Regulator disabled | 150 | 250 | 350 | Ω | | | - t | | | | | | <sup>(5)</sup> The final PFM-to-PWM and PWM-to-PFM switchover current varies slightly and is dependent on the output voltage, input voltage and the inductor current level. Limits apply over the junction temperature range $-40^{\circ}\text{C} \le T_{\text{J}} \le +140^{\circ}\text{C}$ , specified $V_{\text{VANA}}$ , $V_{\text{VIN\_Bx}}$ , $V_{\text{VIN\_LDOx}}$ , $V_{\text{VOUT\_Bx}}$ , $V_{\text{VOUT\_LDOx}}$ and $I_{\text{OUT}}$ range, unless otherwise noted. Typical values are at $T_{\text{J}} = 25^{\circ}\text{C}$ , $V_{\text{VANA}} = V_{\text{VIN\_Bx}} = V_{\text{VIN\_LDOx}} = 3.7 \text{ V}$ , and $V_{\text{OUT}} = 1 \text{ V}$ , unless otherwise noted. $^{(1)(2)}$ . | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|-------|---------| | | | Overvoltage monitoring, voltage rising (compared to DC output voltage level, Vout_LDO_DC) | 106% | 108% | 110% | | | | Output voltage | Overvoltage monitoring, hysteresis | 3% | 3.5% | 4% | | | | monitoring for PGOOD pin and for power-good interrupt | Undervoltage monitoring, voltage falling (compared to DC output voltage level, VOUT_LDO_DC) | 90% | 92% | 94% | | | | | Undervoltage monitoring, hysteresis | 3% | 3.5% | 4% | | | | | Deglitch time during operation and after voltage change | 4 | | 15 | μs | | | Gating time for PGOOD signal after regulator enable or voltage change | PGOOD_MODE = 0 | | 800 | | μs | | EXTERNAL ( | CLOCK AND PLL | | | | | | | | | Nominal frequency | 1 | | 24 | MHz | | f <sub>EXT_CLK</sub> | External input clock (6) | Nominal frequency step size | | 1 | | ıvl⊓Z | | | | Required accuracy from nominal frequency | -30% | | 10% | | | | External clock detection | Delay for missing clock detection | | | 1.8 | μs | | | | Delay and debounce for clock detection | | | 20 | μο | | | Clock change delay (internal to external) | Delay from valid clock detection to use of external clock | | 600 | | μs | | | PLL output clock jitter | Cycle to cycle | | 300 | | ps, p-p | | PROTECTIO | N FUNCTIONS | | | | | | | | | Temperature rising, TDIE_WARN_LEVEL = 0 | 115 | 125 | 135 | | | | Thermal warning | Temperature rising, TDIE_WARN_LEVEL = 1 | 127 | 137 | 147 | °C | | | | Hysteresis | | 20 | | | | | Thermal shutdown | Temperature rising | 140 | 150 | 160 | °C | | | memai shataswii | Hysteresis | | 20 | | | | | | Voltage rising | 5.6 | 5.8 | 6.1 | V | | VANA <sub>OVP</sub> | VANA overvoltage | Voltage falling | 5.45 | 5.73 | 5.96 | v | | | | Hysteresis | 40 | | | mV | | VANA <sub>UVLO</sub> | VANA undervoltage | Voltage rising | 2.51 | 2.63 | 2.75 | V | | V/ II V/ IUVLO | lockout | Voltage falling | 2.5 | 2.6 | 2.7 | • | | | Buck short-circuit detection | Threshold | 280 | 360 | 440 | mV | | | LDO short-circuit detection | Threshold | 190 | 300 | 450 | mV | | LOAD CURR | ENT MEASUREMENT FOR | BUCK REGULATORS | | | | | | | Current measurement range | Maximum code | | | 10.22 | Α | | | Resolution | LSB | | 20 | | mA | | | Measurement accuracy | I <sub>OUT</sub> > 1 A per phase | | <10% | | | | | Measurement time | PFM mode (automatically changing to PWM mode for the measurement) | | 45 | | μs | | | | PWM mode | | 4 | | | <sup>(6)</sup> The external clock frequency must be selected so that buck switching frequency is above 1.7 MHz. Limits apply over the junction temperature range $-40^{\circ}\text{C} \le T_{J} \le +140^{\circ}\text{C}$ , specified $V_{VANA}$ , $V_{VIN\_Bx}$ , $V_{VIN\_LDOx}$ , $V_{VOUT\_Bx}$ , $V_{VOUT\_LDOx}$ and $I_{OUT}$ range, unless otherwise noted. Typical values are at $T_{J} = 25^{\circ}\text{C}$ , $V_{VANA} = V_{VIN\_Bx} = V_{VIN\_LDOx} = 3.7 \text{ V}$ , and $V_{OUT} = 1 \text{ V}$ , unless otherwise noted. $^{(1)(2)}$ . | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------|-----|------------|------| | | Standby current consumption, regulators disabled | | | 9 | | μΑ | | | Active current<br>consumption, one buck<br>regulator enabled in auto<br>mode, internal RC<br>oscillator, PGOOD<br>monitoring enabled | Single-phase output: I <sub>OUT_Bx</sub> = 0 mA, not switching | | 58 | | μΑ | | | Active current consumption, two buck regulators enabled in auto mode, internal RC oscillator, PGOOD monitoring enabled | Single-phase output: I <sub>OUT_Bx</sub> = 0 mA, not switching | | 100 | | μΑ | | | Active current consumption, one buck regulator enabled in auto mode, internal RC oscillator, PGOOD monitoring enabled | Dual-phase output: I <sub>OUT_Bx</sub> = 0 mA, not switching | | 72 | | μΑ | | | Active current consumption during PWM operation, one buck regulator enabled | Single-phase output: I <sub>OUT_Bx</sub> = 0 mA | | 15 | | mA | | | Active current consumption during PWM operation, two buck regulators enabled | Single-phase output: I <sub>OUT_Bx</sub> = 0 mA | | 30 | | mA | | | Active current consumption during PWM operation, buck regulator enabled | Dual-phase output: I <sub>OUT_Bx</sub> = 0 mA | | 15 | | mA | | | LDO regulator enabled | Additional current consumption per LDO, I <sub>OUT_LDOx</sub> = 0 mA | | 86 | | μΑ | | | PLL and clock detector current consumption | f <sub>EXT_CLK</sub> = 1 MHz, Additional current consumption when enabled | | 2 | | mA | | DIGITAL II | NPUT SIGNALS EN, SCL, SDA | , CLKIN | | | | | | / <sub>IL</sub> | Input low level | | | | 0.4 | V | | V <sub>IH</sub> | Input high level | | 1.2 | | | • | | / <sub>HYS</sub> | Hysteresis of Schmitt<br>Trigger inputs | | 10 | 80 | 200 | mV | | | EN/CLKIN pulldown resistance | EN_PD/CLKIN_PD = 1 | | 500 | | kΩ | | DIGITAL C | OUTPUT SIGNALS nINT, SDA | | | | | | | √ <sub>OL</sub> | Output low level | IOW level | | | 0.4 | V | | · OL | Output 1044 10401 | SDA: I <sub>SOURCE</sub> = 20 mA | | | 0.4 | V | | ₹ <sub>P</sub> | External pullup resistor for nINT | To VIO Supply | | 10 | | kΩ | | DIGITAL C | OUTPUT SIGNALS PGOOD, GF | PO, GPO2 | | | | | | V <sub>OL</sub> | Output low level | I <sub>SOURCE</sub> = 2 mA | | | 0.4 | V | | V <sub>OH</sub> | Output high level, configured to push-pull | I <sub>SINK</sub> = 2 mA | V <sub>VANA</sub> – 0.4 | | $V_{VANA}$ | V | Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated ## **Electrical Characteristics (continued)** Limits apply over the junction temperature range $-40^{\circ}\text{C} \le T_{J} \le +140^{\circ}\text{C}$ , specified $V_{VANA}$ , $V_{VIN\_Bx}$ , $V_{VIN\_LDOx}$ , $V_{VOUT\_Bx}$ , $V_{VOUT\_LDOx}$ and $I_{OUT}$ range, unless otherwise noted. Typical values are at $T_{J} = 25^{\circ}\text{C}$ , $V_{VANA} = V_{VIN\_Bx} = V_{VIN\_LDOx} = 3.7 \text{ V}$ , and $V_{OUT} = 1 \text{ V}$ , unless otherwise noted. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-------------------|-----------------------------------------------------------------------|-----------------------------------------|-----|-----|------------|------|--| | V <sub>PU</sub> | Supply voltage for external pullup resistor, configured to open-drain | | | | $V_{VANA}$ | V | | | R <sub>PU</sub> | External pullup resistor, configured to open-drain | | | 10 | | kΩ | | | ALL DIGITAL I | ALL DIGITAL INPUTS | | | | | | | | I <sub>LEAK</sub> | Input current | All logic inputs over pin voltage range | -1 | | 1 | μΑ | | ## 6.6 I<sup>2</sup>C Serial Bus Timing Parameters These specifications are ensured by design. Unless otherwise noted, $V_{IN\_Bx}$ = 3.7 V. See <sup>(1)</sup> and Figure 1. | | | | MIN | MAX | UNIT | | |--------|-----------------------------------------------------|------------------------------------------|------|------|-------|--| | | | Standard mode | | 100 | kHz | | | | | Fast mode | | 400 | KI IZ | | | SCL | Serial clock frequency | Fast mode+ | | 1 | | | | | | High-speed mode, $C_b = 100 \text{ pF}$ | | 3.4 | MHz | | | | | High-speed mode, C <sub>b</sub> = 400 pF | | 1.7 | | | | | | Standard mode | 4.7 | | | | | | | Fast mode | 1.3 | | | | | LOW | SCL low time | Fast mode+ | 0.5 | | μs | | | | | High-speed mode, C <sub>b</sub> = 100 pF | 0.16 | | - | | | | | High-speed mode, C <sub>b</sub> = 400 pF | 0.32 | | | | | | | Standard mode | 4 | | | | | | | Fast mode | 0.6 | | | | | HIGH | SCL high time | Fast mode+ | 0.26 | | μs | | | - | - | High-speed mode, C <sub>b</sub> = 100 pF | 0.06 | | • | | | | | High-speed mode, C <sub>b</sub> = 400 pF | 0.12 | | | | | | | Standard mode | 250 | | | | | | Data setup time | Fast mode | 100 | | | | | SU;DAT | | Fast mode+ | 50 | | ns | | | | | High-speed mode | 10 | | | | | | Data hold time | Standard mode | 10 | 3450 | | | | | | Fast mode | 10 | 900 | | | | ID;DAT | | Fast mode+ | 10 | | ns | | | ID,DAT | | High-speed mode, C <sub>b</sub> = 100 pF | 10 | 70 | 113 | | | | | High-speed mode, $C_b = 400 \text{ pF}$ | 10 | 150 | | | | | | Standard mode | 4.7 | | | | | | Setup time for a start or | Fast mode | 0.6 | | | | | SU;STA | a repeated start | Fast mode+ | 0.26 | | μs | | | | condition | High-speed mode | 0.16 | | | | | | | Standard mode | 4 | | | | | | | Fast mode | 0.6 | | | | | HD;STA | Hold time for a start or a repeated start condition | Fast mode+ | 0.26 | | μs | | | | | High-speed mode | 0.16 | | | | | | | Standard mode | 4.7 | | | | | | Bus free time between a | | | | | | | BUF | stop and start condition | Fast mode + | 1.3 | | μs | | | | | Standard mode | 4 | | | | | | | Fast mode | 0.6 | | | | | SU;STO | Setup time for a stop condition | | | | μs | | | | 33 | Fast mode+ | 0.26 | | | | | | | High-speed mode | 0.16 | 1000 | | | | | | Standard mode | | 1000 | | | | | Discriment ODA significant | Fast mode | 20 | 300 | | | | DA | Rise time of SDA signal | Fast mode+ | | 120 | ns | | | | | High-speed mode, C <sub>b</sub> = 100 pF | 10 | 80 | | | | | | High-speed mode, $C_b = 400 \text{ pF}$ | 20 | 160 | | | <sup>(1)</sup> $C_b$ refers to the capacitance of one bus line. ## I<sup>2</sup>C Serial Bus Timing Parameters (continued) These specifications are ensured by design. Unless otherwise noted, $V_{IN\_Bx}$ = 3.7 V. See <sup>(1)</sup> and Figure 1. | | | | MIN | MAX | UNIT | | |-------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------|------|------|--| | | | Standard mode | | 300 | | | | | | Fast mode | 20 × (V <sub>DD</sub> / 5.5<br>V) | 300 | ns | | | $t_{fDA}$ | Fall time of SDA signal | Fast mode+ | 20 × (V <sub>DD</sub> / 5.5<br>V) | 120 | | | | | | High-speed mode, C <sub>b</sub> = 100 pF | 10 | 80 | | | | | | High-speed mode, C <sub>b</sub> = 400 pF | 30 | 160 | | | | | | Standard mode | | 1000 | | | | | | Fast mode | 20 | 300 | | | | $t_{rCL}$ | Rise time of SCL signal | Fast mode+ | | 120 | ns | | | | | High-speed mode, C <sub>b</sub> = 100 pF | 10 | 40 | | | | | | High-speed mode, C <sub>b</sub> = 400 pF | 20 | 80 | | | | | Rise time of SCL signal | High-speed mode, C <sub>b</sub> = 100 pF | 10 | 80 | | | | t <sub>rCL1</sub> | after a repeated start condition and after an acknowledge bit | High-speed mode, C <sub>b</sub> = 400 pF | 20 | 160 | ns | | | | | Standard mode | | 300 | | | | | | Fast mode | 20 × (V <sub>DD</sub> / 5.5<br>V) | 300 | ns | | | $t_{fCL}$ | Fall time of a SCL signal | Fast mode+ | 20 × (V <sub>DD</sub> / 5.5<br>V) | 120 | | | | | | High-speed mode, C <sub>b</sub> = 10 − 100 pF | 10 | 40 | ı | | | | | High-speed mode, C <sub>b</sub> = 400 pF | 20 | 80 | | | | C <sub>b</sub> | Capacitive load for each bus line (SCL and SDA) | | | 400 | pF | | | | Pulse width of spike | Standard mode, fast mode, and fast mode+ | | 50 | | | | t <sub>SP</sub> | suppressed (SCL and<br>SDA spikes that are less<br>then the indicated width<br>are suppressed) | High-speed mode | | 10 | ns | | Figure 1. I<sup>2</sup>C Timing Copyright © 2019, Texas Instruments Incorporated # TEXAS INSTRUMENTS ## 6.7 Typical Characteristics Unless otherwise specified: $V_{(VIN\_Bx)} = V_{(VIN\_LDOx)} = V_{(VANA)} = 3.7 \text{ V}, V_{OUT\_Bx} = 1 \text{ V}, V_{OUT\_LDO} = 1 \text{ V}, T_A = 25^{\circ}\text{C}, L = 0.47 \ \mu\text{H}$ (TOKO DFE252012PD-R47M), $C_{OUT\_BUCK} = 22 \ \mu\text{F}$ / phase, $C_{POL\_BUCK} = 22 \ \mu\text{F}$ , and $C_{OUT\_LDO} = 1 \ \mu\text{F}$ . Figure 2. Standby Current Consumption vs Input Voltage Figure 3. Active State Current Consumption vs Input Voltage, One Buck Regulator Enabled in PFM Mode (singlephase) Figure 4. Active State Current Consumption vs Input Voltage, Regulator Enabled in PFM Mode (dual-phase) Figure 5. Active State Current Consumption vs Input Voltage, One Buck Regulator Enabled in Forced PWM Mode (single-phase) Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated # **Typical Characteristics (continued)** Unless otherwise specified: $V_{(VIN\_Bx)} = V_{(VIN\_LDOx)} = V_{(VANA)} = 3.7 \text{ V}, V_{OUT\_Bx} = 1 \text{ V}, V_{OUT\_LDO} = 1 \text{ V}, T_A = 25^{\circ}\text{C}, L = 0.47 \ \mu\text{H}}$ (TOKO DFE252012PD-R47M), $C_{OUT\_BUCK} = 22 \ \mu\text{F}$ / phase, $C_{POL\_BUCK} = 22 \ \mu\text{F}$ , and $C_{OUT\_LDO} = 1 \ \mu\text{F}$ . $V_{OUT\_Bx} = 1 V$ Load = 0 mA Figure 6. Active State Current Consumption vs Input Voltage, Regulator Enabled in Forced PWM Mode (dualphase) Figure 7. Active State Current Consumption vs Input Voltage, One LDO Regulator Enabled Copyright © 2019, Texas Instruments Incorporated # TEXAS INSTRUMENTS ## 7 Detailed Description ### 7.1 Overview The LP8733xx is a high-efficiency, high-performance flexible power supply device with two step-down DC/DC converter cores (Buck0 and Buck1) and two low-dropout (LDO) linear regulators (LDO0 and LDO1) for industrial applications. The cores can be configured for a two single-phase output and dual-phase single output configuration. Table 1 lists the output characteristics of the regulators. **Table 1. Supply Specification** | SUPPLY | OUTPUT | | | | | | |---------------------------------|----------------------------|---------------------------------------------------------------------|----------------------------------------------|--|--|--| | SUPPLI | V <sub>OUT</sub> RANGE (V) | RESOLUTION (mV) | I <sub>MAX</sub> MAXIMUM OUTPUT CURRENT (mA) | | | | | Buck0 (single-phase) | 0.7 to 3.36 | 10 (0.7 V to 0.73 V)<br>5 (0.73 V to 1.4 V)<br>20 (1.4 V to 3.36 V) | 3000 | | | | | Buck1 (single-phase) | 0.7 to 3.36 | 10 (0.7 V to 0.73 V)<br>5 (0.73 V to 1.4 V)<br>20 (1.4 V to 3.36 V) | 3000 | | | | | Buck0 and Buck1<br>(dual-phase) | 0.7 to 3.36 | 10 (0.7 V to 0.73 V)<br>5 (0.73 V to 1.4 V)<br>20 (1.4 V to 3.36 V) | 6000 | | | | | LDO0 | 0.8 to 3.3 | 100 | 300 | | | | | LDO1 | 0.8 to 3.3 | 100 | 300 | | | | The LP8733xx also supports switching clock synchronization to an external clock (CLKIN pin). The nominal frequency of the external clock can be from 1 MHz to 24 MHz with 1-MHz steps. Additional features include: - Soft-start - Input voltage protection: - Undervoltage lockout - Overvoltage protection - Output voltage monitoring and protection: - Overvoltage monitoring - Undervoltage monitoring - Overload protection - Thermal warning - · Thermal shutdown The LP8733xx has one dedicated general purpose digital output (GPO) signal. The CLKIN pin can be programmed as a second GPO signal (GPO2), if the external clock is not needed. The output type (open-drain or push-pull) is programmable for the GPOs. ## 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ## 7.3 Feature Description ### 7.3.1 DC/DC Converters ## 7.3.1.1 Overview The LP8733xx includes two step-down DC/DC converter cores. The cores are designed for flexibility; most of the functions are programmable, thus giving a possibility to optimize the regulator operation for each application. The cores can be configured either for a dual-phase single output configuration or for a single-phase dual output configuration. The buck regulators deliver 0.7-V to 3.36-V regulated voltage rails from a 2.8-V to 5.5-V supply voltage. The LP8733xx has the following features: - DVS support with programmable slew rate - Automatic mode control based on the loading (PFM or PWM mode) - Forced PWM mode option - Optional external clock input to minimize crosstalk - Optional spread-spectrum technique to reduce EMI - Phase control for optimized EMI - · Synchronous rectification - Current mode loop with PI compensator - Soft start ## **Feature Description (continued)** - Power Good flag with maskable interrupt - Power Good signal (PGOOD) with selectable sources - Average output current sensing (for PFM entry, phase shedding and adding in dual-phase configuration, and load current measurement) - Current balancing between the phases of the converter in dual-phase configuration - Differential voltage sensing from point of the load in dual-phase configuration - Dynamic phase shedding and adding, each output being phase shifted in dual-phase configuration The following parameters can be programmed via registers, the default values are set by OTP bits: - Output voltage - Forced PWM operation - Forced dual-phase operation (forces also the PWM operation) - Switch current limit - · Output voltage slew rate - Enable and disable delays There are two modes of operation for the buck converter, depending on the output current required: pulse-width modulation (PWM) and pulse-frequency modulation (PFM). The converter operates in PWM mode at high load currents of approximately 600 mA or higher. When operating in PWM mode in dual-phase configuration the phases are automatically added and shedded based on the load current level. Lighter output current loads cause the converter to automatically switch into PFM mode for reduced current consumption when forced PWM mode is disabled. The forced PWM mode can be selected to maintain fixed switching frequency at all load current levels. A block diagram of a single core is shown in Figure 8. Copyright © 2016, Texas Instruments Incorporated Figure 8. Detailed Block Diagram Showing One Core ### 7.3.1.2 Dual-Phase Operation and Phase-Adding/Shedding Under heavy load conditions, the dual-phase converter switches both channel 180° apart. As a result, the dual-phase converter has an effective ripple frequency two times greater than the switching frequency of a single phase. However, the parallel operation decreases the efficiency at light load conditions. In order to overcome this operational inefficiency, the LP8733xx can change the number of active phases to optimize efficiency for the variations of the load. This is called phase adding and shedding. The concept is shown in Figure 9. The converter can be forced to dual-phase operation by the BUCK0\_FPWM\_MP bit in the BUCK0\_CTRL\_1 register. If the regulator operates in forced dual-phase mode the forced PWM operation is automatically used. If the dual-phase operation is not forced, the number of phases are added and shedded automatically to follow the required output current. ## **Feature Description (continued)** ## **BEST EFFICIENCY OBTAINED WITH** Figure 9. Multiphase Buck Converter Efficiency vs Number of Phases. All Converters in PWM mode. (UPDATE) (1) Interleaving switching action of the converters and channels in a 2-phase configuration is shown in Figure 10. (1) Graph is not in scale and is for illustrative purposes only. # TEXAS INSTRUMENTS ## **Feature Description (continued)** Figure 10. PWM Timings and Inductor Current Waveforms in 2-phase Configuration. (UPDATE) (2) ### 7.3.1.3 Transition Between PWM and PFM Modes The PWM mode operation with phase-adding and shedding optimizes efficiency at mid to full load at the expense of light-load efficiency. The LP8733xx converter operates in the PWM mode at load current of about 600 mA or higher. At lighter load current levels the device automatically switches into the PFM mode for reduced current consumption when forced PWM mode is disabled (AUTO mode operation). By combining the PFM and the PWM modes, a high efficiency is achieved over a wide output-load current range. ### 7.3.1.4 Dual-Phase Switcher Configurations The LP8733xx device supports the following regulator configurations: - Single dual-phase configuration, Buck0 is master (Buck0 and Buck1) - Two single-phase configuration (Buck0 and Buck1) In the dual-phase configuration the control of the dual-phase regulator settings is done using the control registers of the master buck. The following slave registers are ignored: - The BUCK1\_CTRL\_1 (except the EN\_RDIS1 bit) - The BUCK1\_CTRL\_2 (except the ILIM1[2:0] bits) - The BUCK1\_VOUT - The BUCK1\_DELAY - The Interrupt bits related to the slave buck (except the BUCK1\_ILIM\_INT) (2) Graph is not in scale and is for illustrative purposes only. ## **Feature Description (continued)** ### 7.3.1.5 Buck Converter Load Current Measurement The buck load current can be monitored through I<sup>2</sup>C registers. The monitored buck converter is selected with the LOAD\_CURRENT\_BUCK\_SELECT bit in the SEL\_I\_LOAD register. A write to this selection register starts a current measurement sequence. The regulator is automatically forced to the PWM mode for the measurement period. The measurement sequence is 50 µs long, maximum. The LP8733xx device can be configured to give out an interrupt (the I\_MEAS\_INT bit in the INT\_TOP\_1 register) after the load current measurement sequence is finished. The load current measurement interrupt can be masked with the I\_MEAS\_MASK bit (TOP\_MASK\_1 register). The measurement result can be read from the registers I\_LOAD\_1 and I\_LOAD\_2. The register I\_LOAD\_1 bits BUCK\_LOAD\_CURRENT[7:0] gives out the LSB bits, and the register I\_LOAD\_2 bit BUCK\_LOAD\_CURRENT[8] gives out the MSB bit. The measurement result BUCK\_LOAD\_CURRENT[8:0] LSB is 20 mA, and the maximum code value of the measurement corresponds to 10.22 A. In dual-phase configuration, the measured current is the total value of the master and slave phases. ## 7.3.1.6 Spread-Spectrum Mode Systems with periodic switching signals may generate a large amount of switching noise in a set of narrowband frequencies (the switching frequency and its harmonics). The usual solution to reduce noise coupling is to add EMI-filters and shields to the boards. The LP8733xx has a register-selectable spread-spectrum mode which minimizes the need for output filters, ferrite beads, or chokes. In spread spectrum mode, the switching frequency varies around the center frequency, reducing the EMI emissions radiated by the converter and associated passive components and PCB traces (see Figure 11). Spread-spectrum mode is only available when an internal RC oscillator is used (EN\_PLL bit is 0 in PLL\_CTRL register), it is enabled with the EN\_SPREAD\_SPEC bit in the CONFIG register, and it affects both buck cores. Where a fixed frequency converter exhibits large amounts of spectral energy at the switching frequency, the spread spectrum architecture of the LP8733xx spreads that energy over a large bandwidth. Figure 11. Spread-Spectrum Modulation ## 7.3.2 Sync Clock Functionality The LP8733xx device contains a CLKIN input to synchronize the switching clock of the buck regulators with the external clock. The block diagram of the clocking and PLL module is shown in Figure 12. Depending on the EN\_PLL bit in the PLL\_CTRL register and the external clock availability, the external clock is selected and interrupt is generated as shown in Table 2. The interrupt can be masked with the SYNC\_CLK\_MASK bit in the TOP\_MASK\_1 register. The nominal frequency of the external input clock is set by the EXT\_CLK\_FREQ[4:0] bits in the PLL\_CTRL register, and it can be from 1 MHz to 24 MHz with 1-MHz steps. The external clock must be inside accuracy limits (-30%/+10%) of the selected frequency for valid clock detection. ## **Feature Description (continued)** The SYNC\_CLK\_INT interrupt in the INT\_TOP\_1 register is also generated in cases where the external clock is expected but is not available. These cases occur when EN\_PLL is 1 during start-up (read OTP-to-standby transition) and during Buck regulator enable (standby-to-active transition). Figure 12. Clock and PLL Module | Table 2.1 E2 Operation | | | | | | | |------------------------|--------|---------------------------------|-------------------------------------------|---------------------------------------------------|--|--| | DEVICE OPERATION MODE | EN_PLL | PLL AND CLOCK<br>DETECTOR STATE | INTERRUPT FOR EXTERNAL CLOCK | СГОСК | | | | STANDBY | 0 | Disabled | No | Internal RC | | | | ACTIVE | 0 | Disabled | No | Internal RC | | | | STANDBY | 1 | Enabled | When external clock appears or disappears | Automatic change to external clock when available | | | | ACTIVE | 1 | Enabled | When external clock appears or disappears | Automatic change to external clock when available | | | **Table 2. PLL Operation** ## 7.3.3 Low-Dropout Linear Regulators (LDOs) The LP8733xx device includes two identical linear regulators, LDO0 and LDO1, which target analog loads with low noise requirements. The LDO regulators deliver 0.8-V to 3.3-V regulated voltage rails from a 2.5-V to 5.5-V input voltage. Both regulators have dedicated inputs which can be higher or lower than the device system voltage $V_{(VANA)}$ to minimize the power dissipation. ### 7.3.4 Power-Up The power-up sequence for the LP8733xx is as follows: - The VANA and VIN\_Bx reach minimum recommended levels (V<sub>VANA</sub> > VANA<sub>UVLO</sub>). This initiates power-on-reset (POR), OTP reading, and enables the system I/O interface. The I<sup>2</sup>C host should allow at least 1.2 ms before writing or reading data to the LP8733xx. - The device enters standby mode. - The host can change the default register setting by I<sup>2</sup>C if needed. - The regulators can be enabled and disabled. - The GPO signals can be controlled by the EN pin and the I<sup>2</sup>C interface. Transitions between the operating modes are shown in *Modes of Operation*. ### 7.3.5 Regulator Control ## 7.3.5.1 Enabling and Disabling Regulators The regulators can be enabled when the device is in STANDBY or ACTIVE state. There are two ways to enable and disable the buck regulators: SNVSBK2-SEPTEMBER 2019 www.ti.com - Using the BUCKx\_EN bit in the BUCKx\_CTRL\_1 register (the BUCKx\_EN\_PIN\_CTRL bit is 0 in the BUCKx\_CTRL\_1 register). - Using the EN control pin (the BUCKx EN bit and the BUCKx EN PIN CTRL bit is 1). Similarly, there are two ways to enable and disable the LDO regulators: - Using the LDOx EN bit in the LDOx CTRL register (the LDOx EN PIN CTRL bit is 0 in the LDOx CTRL register). - Using the EN control pin (the LDOx EN bit is 1 and the LDOx EN PIN CTRL bit is 1). If the EN control pin is used for enable and disable, then the following occurs: - The delay from the control signal rising edge to start-up is set by the BUCKx\_STARTUP\_DELAY[3:0] bits in the BUCKx DELAY register and the LDOx STARTUP DELAY[3:0] bits in the LDOx DELAY register. - The delay from the control signal falling edge to shutdown is set by the BUCKx SHUTDOWN DELAY[3:0] bits in the BUCKx DELAY register and the LDOx SHUTDOWN DELAY[3:0] bits in the LDOx DELAY reaister. The delays are only valid for the EN signal transitions and not for control with I<sup>2</sup>C writings to the BUCKx EN and the LDOx EN bits. The control of the regulator (with 0-ms delays) is shown in Table 3. Dual-phase regulator is controlled with registers of the master phase. BUCKx\_EN\_PIN\_CTRL BUCKx\_EN AND BUCKx OUTPUT VOLTAGE AND LDOx OUTPUT VOLTAGE EN PIN AND LDOx\_EN\_PIN\_CTRL LDO<sub>X</sub> EN Enable and disable control 0 Don't Care Don't Care Disabled with the BUCKx\_EN and 1 0 Don't Care BUCKx\_VSET[7:0] and LDOx\_VSET[4:0] the LDOx EN bit Low Disabled Enable and disable control 1 1 with the EN pin BUCKx\_VSET[7:0] and LDOx\_VSET[4:0] 1 1 High **Table 3. Regulator Control** The buck regulator is enabled by the EN pin or by I<sup>2</sup>C writing, as shown in Figure 13. The soft-start circuit limits the in-rush current during start-up. When the output voltage rises to a 0.35-V level, the output voltage becomes slew-rate controlled. If there is a short circuit at the output, and the output voltage does not increase above the 0.35-V level in 1 ms or the output voltage drops below 0.35-V level during operation (for minimum of 1 ms), then the regulator is disabled, and the BUCKx\_SC\_INT interrupt in the INT\_BUCK register is set. When the output voltage reaches the the Power-Good threshold level, the BUCKx PG INT interrupt flag in the INT BUCK register is set. The Power-Good interrupt flag, when reaching the valid output voltage, can be masked using the BUCKx\_PGR\_MASK bit in the BUCK\_MASK register. The Power-Good interrupt flag can also be generated when the output voltage becomes invalid. The interrupt mask for invalid output voltage detection is set by the BUCKx\_PGF\_MASK bit in the BUCK\_MASK register. A BUCKx\_PG\_STAT bit in the BUCK\_STAT register always shows the validity of the output voltage; 1 means valid and 0 means invalid output voltage. A PGOOD\_WINDOW\_BUCK bit in the PGOOD\_CTRL\_1 register sets the detection method for the valid buck output voltage, either under-voltage detection, or under-voltage and over-voltage detection. BUCK\_MASK(BUCKx\_PGF\_MASK) = 0 BUCK MASK(BUCKx PGR MASK) = 0 Figure 13. Buck Regulator Enable and Disable The LDO regulator is enabled by the EN pin or by I<sup>2</sup>C writing, as shown in Figure 14. The soft-start circuit limits the in-rush current during start-up. The output voltage increase rate is less than 100 mV/µsec during soft-start. If there is a short circuit at the output, and the output voltage does not increase above the 0.3-V level in 1 ms or the output voltage drops below 0.3-V level during operation (for minimum of 1 ms), then the regulator is disabled, and the LDOx\_SC\_INT interrupt in the INT\_LDO register is set. When the output voltage reaches the Power-Good threshold level, the LDOx\_PG\_INT interrupt flag in the INT\_LDO register is set. The Power-Good interrupt flag, when reaching valid output voltage, can be masked using the LDOx\_PGR\_MASK bit in the LDO\_MASK register. The Power-Good interrupt flag can also be generated when the output voltage becomes invalid. The interrupt mask for invalid output voltage detection is set by the LDOx\_PGF\_MASK bit in the LDO\_MASK register. A LDOx\_PG\_STAT bit in the LDO\_STAT register always shows the validity of the output voltage; 1 means valid, and 0 means invalid output voltage. A PGOOD\_WINDOW\_LDO bit in the PGOOD\_CTRL\_1 register sets the detection method for the valid LDO output voltage, either undervoltage detection or undervoltage and overvoltage detection. Figure 14. LDO Regulator Enable and Disable The EN input pin has an integrated pulldown resistor. The pulldown resistor is controlled with the EN\_PD bit in the CONFIG register. ### 7.3.5.2 Changing Output Voltage The output voltage of the regulator can be changed by writing to the BUCKx\_VOUT and LDOx\_VOUT register. The voltage change for the buck regulator is always slew-rate controlled, and the slew-rate is defined by the BUCKx\_SLEW\_RATE[2:0] bits in the BUCKx\_CTRL\_2 register. During voltage change, the forced PWM mode is used automatically. If the dual-phase operation is forced by the BUCK0\_FPWM\_MP bit in the BUCK0\_CTRL\_1 register, the regulator operates in dual-phase mode. If the dual-phase operation is not forced, the number of phases are added and shedded automatically to follow the required slew rate. When the programmed output voltage is achieved, the mode becomes the one defined by the load current, the BUCKx\_FPWM bit in the BUCKx\_CTRL\_1 register, and the BUCK0\_FPWM\_MP bit. The voltage change and Power-Good interrupts are shown in Figure 15. BUCK\_MASK(BUCKx\_PGR\_MASK)=0 LDO MASK(LDOx PGF MASK)=0 LDO MASK(LDOx PGR MASK)=0 Figure 15. Regulator Output Voltage Change During an LDO voltage change, the internal reference for the Power-Good detection is also changed. For this reason when the output voltage is changing, toggling of the Power-Good signal may still indicate a valid output. This period takes less than 100 µs and after that time the Power Good gives correct value. ### 7.3.6 Enable and Disable Sequences The LP8733xx device supports start-up and shutdown sequencing with programmable delays for different regulator outputs using a single EN control signal. The Buck regulator is selected for delayed control with: - The BUCKx\_EN = 1 in the BUCKx\_CTRL\_1 register - The BUCKx EN PIN CTRL = 1 in the BUCKx CTRL 1 register - The BUCKx\_VSET[7:0] bits in the BUCKx\_VOUT register defines the voltage when the EN pin is high - The delay from the rising edge of the EN pin to the regulator enable is set by the BUCKx\_STARTUP\_DELAY[3:0] bits in the BUCKx\_DELAY register. - The delay from the falling edge of the EN pin to the regulator disable is set by the BUCKx\_SHUTDOWN\_DELAY[3:0] bits in the BUCKx\_DELAY register. www.tr.com In the same way, the LDO regulator is selected for delayed control with: - The LDOx\_EN = 1 in the LDOx\_CTRL register - The LDOx EN PIN CTRL = 1 in the LDOx CTRL register - The LDOx\_VSET[4:0] bits in the LDOx\_VOUT register defines the voltage when the EN pin is high - The delay from the rising edge of the EN pin to the regulator enable is set by the LDOx\_STARTUP\_DELAY[3:0] bits in the LDOx\_DELAY register. - The delay from the falling edge of the EN pin to the regulator disable is set by the LDOx SHUTDOWN DELAY[3:0] bits in the LDOx DELAY register. The GPO and GPO2 digital output signals can be also controlled as a part of start-up and shutdown sequencing with the following settings: - GPOx\_EN = 1 in GPO\_CTRL register - GPOx EN PIN CTRL = 1 in GPO CTRL register - The delay from the rising edge of the EN pin to the rising edge of the GPO or GPO2 signal is set by the GPOx\_STARTUP\_DELAY[3:0] bits in the GPOx\_DELAY register. - The delay from the falling edge of the EN pin to the falling edge of the GPO or GPO2 signal is set by the GPOx\_SHUTDOWN\_DELAY[3:0] bits in the GPOx\_DELAY register. An example of the start-up and shutdown sequences for the buck regulators are shown in Figure 16. The start-up and shutdown delays for the Buck0 regulator are 1 ms and 4 ms, and for the Buck1 regulator the start-up and shutdown delays are 3 ms and 1 ms. The delay settings are only used for enable or disable control with the EN signal. ## Typical sequence ### Sequence with short EN low and high periods Figure 16. Start-Up and Shutdown Sequencing Copyright © 2019, Texas Instruments Incorporated ## TEXAS INSTRUMENTS ### 7.3.7 Device Reset Scenarios There are two reset methods implemented on the LP8733xx: - Software reset with the SW RESET bit in the RESET register. - Undervoltage lockout (UVLO) reset from the VANA supply. An software reset occurs when 1 is written to the SW\_RESET bit. The bit is automatically cleared after writing. This event disables all the regulators immediately, drives the GPO or GPO2 signals low, resets all the register bits to the default values, and loads the OTP bits (see Figure 22). The I<sup>2</sup>C interface is not reset during a software reset. If the VANA supply voltage falls below the UVLO threshold level, then all the regulators are disabled immediately, the GPO or GPO2 signals are driven low, and all the register bits are reset to the default values. When the VANA supply voltage transitions above the UVLO threshold level, an internal POR occurs. The OTP bits are loaded to the registers and a startup is initiated according to the register settings. ### 7.3.8 Diagnosis and Protection Features The LP8733xx is capable of providing four levels of protection features: - Information of valid regulator output voltage, which sets interrupt or PGOOD signal. - Warnings for diagnosis, which sets interrupt. - Protection events, which are disabling the regulators. - Faults, which are causing the device to shutdown. The LP8733xx sets the flag bits indicating what protection or warning conditions have occurred, and the nINT pin is pulled low. The nINT is released again after a clear of flags is complete. The nINT signal stays low until all the pending interrupts are cleared. When a fault is detected or software requested reset, it is indicated by a RESET\_REG\_INT interrupt flag in the INT\_TOP\_2 register after next start-up. If the RESET\_REG\_MASK is set to masked in the OTP, then the interrupt is not generated. The mask bit change with I<sup>2</sup>C does not affect, because the RESET\_REG\_MASK bit is loaded from the OTP during reset sequence. ## **Table 4. Summary of Interrupt Signals** | EVENT | DEVICE RESPONSE | INTERRUPT BIT | INTERRUPT MASK BIT | STATUS BIT | RECOVERY AND INTERRUPT<br>CLEAR | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------|--------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------| | Buck current limit triggered | No effect | BUCK_INT<br>BUCKx_ILIM_INT | BUCKx_ILIM_MASK | BUCKx_ILIM_STAT | Write 1 to the BUCKx_ILIM_INT bit Interrupt is not cleared if the current limit is active | | LDO current limit triggered | No effect | LDO_INT<br>LDOx_ILIM_INT | LDOx_ILIM_MASK | LDOx_ILIM_STAT | Write 1 to the LDOx_ILIM_INT bit Interrupt is not cleared if the current limit is active | | Buck short circuit ( $V_{VOUT}$ < 0.35 V at 1 ms after enable) or overload ( $V_{VOUT}$ decreasing below 0.35 V during operation, 1-ms debounce) | Regulator disable | BUCK_INT<br>BUCKx_SC_INT | N/A | N/A | Write 1 to the BUCKx_SC_INT bit | | LDO short circuit (V <sub>VOUT</sub> < 0.3<br>V at 1 ms after enable) or<br>overload (V <sub>VOUT</sub> decreasing<br>below 0.3 V during operation,<br>1-ms debounce) | Regulator disable | LDO_INT<br>LDOx_SC_INT | N/A | N/A | Write 1 to the LDOx_SC_INT bit | | Thermal warning | No effect | TDIE_WARN_INT | TDIE_WARN_MASK | TDIE_WARN_STAT | Write 1 to tge TDIE_WARN_INT bit Interrupt is not cleared if the temperature is above the thermal warning level | | Thermal shutdown | All the regulators are<br>disabled immediately,<br>and the GPO and GPO2<br>are set to low | TDIE_SD_INT | N/A | TDIE_SD_STAT | Write 1 to the TDIE_SD_INT bit<br>Interrupt is not cleared if the<br>temperature is above the thermal<br>shutdown level | | VANA overvoltage (VANA <sub>OVP</sub> ) | All the regulators are<br>disabled immediately,<br>and the GPO and GPO2<br>are set to low | OVP_INT | N/A | OVP_STAT | Write 1 to the OVP_INT bit<br>Interrupt is not cleared if the<br>VANA voltage is above the<br>VANA <sub>OVP</sub> level | | Buck power good, output voltage becomes valid | No effect | BUCK_INT<br>BUCKx_PG_INT | BUCKx_PGR_MASK | BUCKx_PG_STAT | Write 1 to the BUCKx_PG_INT bit | | Buck power good, output voltage becomes invalid | No effect | BUCK_INT<br>BUCKx_PG_INT | BUCKx_PGF_MASK | BUCKx_PG_STAT | Write 1 to the BUCKx_PG_INT bit | | LDO Power good, output voltage becomes valid | No effect | LDO_INT<br>LDOx_PG_INT | LDOx_PGR_MASK | LDOx_PG_STAT | Write 1 to the LDOx_PG_INT bit | | LDO power good, output voltage becomes invalid | No effect | LDO_INT<br>LDOx_PG_INT | LDOx_PGF_MASK | LDOx_PG_STAT | Write 1 to the LDOx_PG_INT bit | | PGOOD pin changing from active to inactive state <sup>(1)</sup> | No effect | PGOOD_INT | PGOOD_MASK | PGOOD_STAT | Write 1 to the PGOOD_INT bit | | External clock appears or disappears | No effect to regulators | SYNC_CLK_INT <sup>(2)</sup> | SYNC_CLK_MASK | SYNC_CLK_STAT | Write 1 to the SYNC_CLK_INT bit | | Load current measurement is ready | No effect | I_MEAS_INT | I_MEAS_MASK | N/A | Write 1 to the I_MEAS_INT bit | | Supply voltage VANA <sub>UVLO</sub> triggered (VANA falling) | Immediate shutdown and the registers reset to default values | N/A | N/A | N/A | N/A | | Supply voltage VANA <sub>UVLO</sub> triggered (VANA rising) | Startup and the registers reset to default values and the OTP bits are loaded | RESET_REG_INT | RESET_REG_MASK | N/A | Write 1 to the RESET_REG_INT bit | | Software requested reset | Immediate shutdown is followed by power up and the registers are reset to their default values | RESET_REG_INT | RESET_REG_MASK | N/A | Write 1 to the RESET_REG_INT bit | <sup>(1)</sup> The PGOOD\_STAT bit is 1 when the PGOOD pin shows valid voltages. The PGOOD\_POL bit in the PGOOD\_CTRL\_1 register affects only the PGOOD pin polarity, not the Power Good and PGOOD\_INT interrupt polarity. ## 7.3.8.1 Power-Good Information (PGOOD pin) In addition to the interrupt-based indication of the current limit and the Power-Good level, the LP8733xx device supports monitoring with PGOOD signal: - Regulator output voltage - Input supply overvoltage - Thermal warning - Thermal shutdown <sup>(2)</sup> If the clock is not available when the clock detector is enabled, then an interrupt is generated during the clock-dector operation. The regulator output voltage monitoring (not current limit monitoring) can be selected for the PGOOD indication. This selection is individual for both buck regulators (only master buck in dual-phase configuration) and LDO regulators, and is set by the EN\_PGOOD\_BUCKx bits in the PGOOD\_CTRL\_1 register and the EN\_PGOOD\_LDOx bits in the PGOOD\_CTRL\_1 register. When a regulator is disabled, the monitoring is automatically masked to prevent it forcing the PGOOD inactive. A thermal warning can also be selected for the PGOOD indication with the EN\_PGOOD\_TWARN bit in the PGOOD\_CTRL\_2 register. The monitoring from all the output rails, thermal warning (TDIE\_WARN\_STAT), input overvoltage interrupt (OVP\_INT), and thermal shutdown interrupt (TDIE\_SD\_INT) are combined, and the PGOOD pin is active only if all the selected sources shows a valid status. The type of output voltage monitoring for the PGOOD signal is selected by the PGOOD\_WINDOW\_x bits in the PGOOD\_CTRL\_1 register. If the bit is 0, only undervoltage is monitored; if the bit is 1, both undervoltage and overvoltage are monitored. The polarity and the output type (push-pull or open-drain) are selected by the PGOOD\_POL and PGOOD\_OD bits in the PGOOD\_CTRL\_1 register. The PGOOD is only *active* and *asserted* when all enabled power resource output voltages are within specified tolerance for each requested and programmed output voltage. The PGOOD is *inactive* and *de-asserted* if any enabled power resource output voltages is outside specified tolerance for each requested and programmed output voltage. The device OTP setting selects either gated (or unusual) or continuous (or invalid) mode of operation. #### 7.3.8.1.1 PGOOD Pin Gated Mode The gated (or *unusual*) mode of operation is selected by setting the PGOOD\_MODE bit to 0 in the PGOOD CTRL 2 register. For the gated mode of operation, the PGOOD behaves as follows: - PGOOD is set to active or asserted state upon exiting the OTP configuration as an initial default state. - PGOOD status is suspended or unchanged during an 800-µs gated time period, thereby gating-off the status indication. - During normal power-up sequencing and requested voltage changes, the PGOOD state is not changed during an 800-µs gated time period. It typically remains active or asserted for normal conditions. - During an abnormal power-up sequencing and requested voltage changes, the PGOOD status could change to inactive or de-asserted after an 800-µs gated time period if any output voltage is outside of regulation range. - Using the gated mode of operation could allow the PGOOD signal to initiate an immediate power shutdown sequence if the PGOOD signal is wired-OR with signal connected to the EN input. This type of circuit configuration provides a smart PORz function for processor that eliminates the need for additional components to generate PORz upon start-up and to monitor voltage levels of key voltage domains. Each detected fault sets the correcting fault bit in the PG\_FAULT register to 1. The detected fault must be cleared to continue the PGOOD monitoring. The overvoltage and thermal shutdown are cleared by writing 1 to the OVP\_INT and TDIE\_SD\_INT interrupt bits in the INT\_TOP\_1 register. The regulator fault is cleared by writing 1 to the corresponding register bit in the PG\_FAULT register. The interrupts can also be cleared with the VANA UVLO by toggling the input supply. An example of the PGOOD pin operation in gated mode is shown in Figure 17. Figure 17. PGOOD Pin Operation in Gated Mode ### 7.3.8.1.2 PGOOD Pin Continuous Mode Copyright © 2019, Texas Instruments Incorporated The continuous (or invalid) mode of operation is selected by setting the PGOOD MODE bit to 1 in the PGOOD CTRL 2 register. For the continuous mode of operation, PGOOD behaves as follows: - PGOOD is set to active or asserted state upon exiting OTP configuration. - PGOOD is set to *inactive* or *de-asserted* as soon as the regulator is enabled. - PGOOD status begins indicating output voltage regulation status immediately and continuously. - During power-up sequencing and requested voltage changes, PGOOD will toggle between inactive or deasserted while output voltages are outside of regulation ranges and active or asserted when inside of regulation ranges. The PG\_FAULT register bits are latched, and maintain the fault information until the host clears the fault bit by writing 1 to the bit. The PGOOD signal also indicates a thermal shutdown and input overvoltage interrupts, which are cleared by clearing the interrupt bits. When the regulator voltage is transitioning from one target voltage to another, the PGOOD signal is set inactive. When the PGOOD signal becomes inactive, the source for the fault can be read from the PG FAULT register. If the invalid output voltage becomes valid again, then the PGOOD signal becomes active. Thus the PGOOD signal always shows if the monitored output voltages are valid. The block diagram for this operation is shown in Figure 18 and an example of operation is shown in Figure 19. The PGOOD signal can also be configured so that it maintains an inactive state even when the monitored outputs are valid, but there are PG FAULT x bits in the PG FAULT register pending clearance. This type of operation is selected by setting the PGFAULT GATES PGOOD bit to 1 in the PGOOD CTRL 2 register. Copyright © 2016, Texas Instruments Incorporated Figure 18. PGOOD Block Diagram (Continuous Mode) Figure 19. PGOOD Pin Operation in Continuous Mode ### 7.3.8.2 Warnings for Diagnosis (Interrupt) ## 7.3.8.2.1 Output Power Limit The Buck regulators have programmable output peak current limits. The limits are individually programmed for both regulators with the BUCKx\_ILIM[2:0] bits in the BUCKx\_CTRL\_2 register. The current limit settings of master and slave regulators used for the same output voltage rail must be identical. If the load current is increased so that the current limit is triggered, then the regulator continues to regulate at the limit current level (peak current regulation). The voltage may decrease if the load current is higher than the limit current. If the current regulation continues for 20 µs, than the LP8733xx device sets the BUCKx\_ILIM\_INT bit in the INT\_BUCK register and pulls the nINT pin low. The host processor can read the BUCKx\_ILIM\_STAT bits in the BUCK\_STAT register to see if the regulator is still in peak current regulation mode, and the interrupt is cleared by writing 1 to the BUCKx\_ILIM\_INT bit. The current limit interrupt can be masked by setting the BUCKx\_ILIM\_MASK bit in the BUCK\_MASK register to 1. The Buck overload situation is shown in Figure 20. Figure 20. Buck Regulator Overload Situation The LDO regulators also include current limit circuitry. If the load current is increased so that the current limit is triggered, the regulator limits the output current to the threshold level. The voltage may decrease if the load current is higher than the current limit. If the current regulation continues for 20 µs, the LP8733xx device sets the LDOx\_ILIM\_INT bit in the INT\_LDO register and pulls the nINT pin low. The host processor can read the LDOx\_ILIM\_STAT bits in the LDO\_STAT register to see if the regulator is still in current regulation mode and the interrupt is cleared by writing 1 to the LDOx\_ILIM\_INT bit. The current limit interrupt can be masked by setting the LDOx\_ILIM\_MASK bit in the LDO\_MASK register to 1. The LDO overload situation is shown in Figure 21. Figure 21. LDO Regulator Overload Situation ### 7.3.8.2.2 Thermal Warning The LP8733xx device includes a protection feature against overtemperature by setting an interrupt for the host processor. The threshold level of the thermal warning is selected with the TDIE\_WARN\_LEVEL bit in the CONFIG register. If the LP8733xx device temperature increases above the thermal warning level, then the device sets the TDIE\_WARN\_INT bit in the INT\_TOP\_1 register and pulls the nINT pin low. The status of the thermal warning can be read from the TDIE\_WARN\_STAT bit in the TOP\_STAT register, and the interrupt is cleared by writing 1 to the TDIE\_WARN\_INT bit. The thermal warning interrupt can be masked by setting the TDIE\_WARN\_MASK bit in the TOP\_MASK\_1 register to 1. ### 7.3.8.3 Protection (Regulator Disable) If the regulator is disabled, because of protection or fault (short-circuit protection, overload protection, thermal shutdown, input overvoltage protection, or UVLO), then the output power FETs are set to high-impedance mode and the output pulldown resistor is enabled (if enabled with the BUCKx\_RDIS\_EN bit in the BUCKx\_CTRL\_1 register and the LDOx\_RDIS\_EN bit in the LDOx\_CTRL register). The turnoff time of the output voltage is defined by the output capacitance, load current, and resistance of the integrated pull-down resistor. The pull-down resistors are active as long as the VANA voltage is above approximately a 1.2-V level. ### 7.3.8.3.1 Short-Circuit and Overload Protection A short-circuit protection feature allows the LP8733xx to protect itself and the external components against a short circuit at the output or against overload during start-up. For the buck and LDO regulators, the fault thresholds are about 350 mV (buck) and 300 mV (LDO). The protection is triggered and the regulator is disabled if the output voltage is below the threshold level (1 ms) after the regulator is enabled. In a similar way, the overload situation is protected during normal operation. If the output voltage falls below 0.35 V and 0.3 V and remains below the threshold level for 1 ms, then the regulator is disabled. In Buck regulator short-circuit and overload situations, the BUCKx\_SC\_INT bit in the INT\_BUCK register and the INT\_BUCKx bit in the INT\_TOP\_1 register are set to 1, the BUCKx\_STAT bit in BUCK\_STAT register is set to 0, and the nINT signal is pulled low. In LDO regulator short-circuit and overload situations, the LDOx\_SC\_INT bit in the INT\_LDO register and the INT\_LDOx bit in the INT\_TOP\_1 register are set to 1, the LDOx\_STAT bit in the LDO\_STAT register is set to 0, and the nINT signal is pulled low. The host processor clears the interrupt by writing 1 to the BUCKx\_SC\_INT or to the LDOx\_SC\_INT bit. Upon clearing the interrupt, the regulator makes a new start-up attempt if the regulator is in an enabled state. ### 7.3.8.3.2 Overvoltage Protection The LP8733xx device monitors the input voltage from the VANA pin in standby and active operation modes. If the input voltage rises above the VANA<sub>OVP</sub> voltage level, the following occurs: - All regulators are disabled immediately (without switching ramp or shutdown delays). - The pull-down resistors discharge the output voltages, if the pull-down resistors are enabled (the BUCKx\_RDIS\_EN = 1 in the BUCKx\_CTRL\_1 register and the LDOx\_RDIS\_EN = 1 in the LDOx\_CTRL register). - The GPOs are set to logic low level. - The nINT signal is pulled low. - The OVP\_INT bit in the INT\_TOP\_1 register is set to 1. - The BUCKx\_STAT bit in the BUCK\_STAT register and the LDOx\_STAT bit in the LDO\_STAT register are set to 0. The host processor clears the interrupt by writing 1 to the OVP\_INT bit. If the input voltage is above the overvoltage detection level, then the interrupt is not cleared. The host can read the status of the overvoltage from the OVP\_STAT bit in the TOP\_STAT register. The regulators cannot be enabled as long as the input voltage is above the overvoltage detection level or while the overvoltage interrupt is pending. ### 7.3.8.3.3 Thermal Shutdown The LP8733xx has an overtemperature protection function that operates to protect itself from short-term misuse and overload conditions. When the junction temperature exceeds around 150°C, the regulators are disabled immediately (without switching ramp and shutdown delays), the TDIE\_SD\_INT bit in the INT\_TOP\_1 register is set to 1, the nINT signal is pulled low, and the device enters STANDBY. The nINT is cleared by writing 1 to the TDIE\_SD\_INT bit. If the temperature is above thermal shutdown level, then the interrupt is not cleared. The host can read the status of the thermal shutdown from the TDIE\_SD\_STAT bit in the TOP\_STAT register. The regulators cannot be enabled as long as the junction temperature is above the thermal shutdown level or while the thermal shutdown interrupt is pending. ## 7.3.8.4 Fault (Power Down) ### 7.3.8.4.1 Undervoltage Lockout When the input voltage falls below the VANA $_{\text{UVLO}}$ at the VANA pin, the buck and LDO regulators are disabled immediately (without switching ramp and shutdown delays), the output capacitor is discharged using the pulldown resistor, and the LP8733xx device enters SHUTDOWN. When the $V_{(VANA)}$ voltage is above the VANA $_{\text{UVLO}}$ threshold level, the device powers up to STANDBY state. If the reset interrupt is unmasked by default (OTP bit for RESET\_REG\_MASK is 0 in TOP\_MASK\_2 register), then the RESET\_REG\_INT interrupt bit in the INT\_TOP\_2 register indicates that the device has been in SHUTDOWN. The host processor must clear the interrupt by writing 1 to the RESET\_REG\_INT bit. If the host processor reads the RESET\_REG\_INT interrupt bit after detecting an nINT low signal, then it detects that the input supply voltage has been below the VANA<sub>UVLO</sub> level (or the host has requested reset with the SW\_RESET bit in the RESET register), and the registers are reset to default values. ### 7.3.9 Operation of the GPO Signals The LP8733xx device supports up to two general purpose output signals, GPO and GPO2. The GPO2 signal is multiplexed with the CLKIN signal. The selection between the CLKIN and GPO2 pin function is set with the CLKIN\_PIN\_SEL bit in the CONFIG register. The GPO pins are configured with the following bits: • The GPOx\_OD bit in The GPO\_CTRL register defines the type of the output, either push-pull with $V_{(VANA)}$ level or open drain. The logic level of the GPOx pin is set by the EN\_GPOx bit in the GPO\_CTRL register. The control of the GPOs can be included to start-up and shutdown sequences. The GPO control for a sequence with an EN pin is selected by the GPOx\_EN\_PIN\_CTRL bit in the GPO\_CTRL register. For start-up and shutdown sequence control, see *Enable and Disable Sequences*. #### 7.3.10 Digital Signal Filtering The digital signals have a debounce filtering. The signal or supply is sampled with a clock signal and a counter. This results as an accuracy of one clock period for the debounce window. **Table 5. Digital Signal Filtering** | | | <u> </u> | | |-------------------------------------------|-----------------------------------------------|-------------------------------------------|----------------------------------| | EVENT | SIGNAL/SUPPLY | RISING EDGE | FALLING EDGE | | EVENI | SIGNAL/SUPPLY | LENGTH | LENGTH | | Enable/disable for BUCKx,<br>LDOx or GPOx | EN | 3 μs <sup>(1)</sup> | 3 µs <sup>(1)</sup> | | VANA UVLO | VANA | 3 μs <sup>(1)</sup> (VANA voltage rising) | Immediate (VANA voltage falling) | | VANA overvoltage | VANA | 1 μs (VANA voltage rising) | 20 μs (VANA voltage falling) | | Thermal warning | TDIE_WARN_INT | 20 μs | 20 μs | | Thermal shutdown | TDIE_SD_INT | 20 μs | 20 μs | | Current limit | VOUTx_ILIM | 20 μs | 20 μs | | Overload | FB_B0, FB_B1,<br>VOUT_LDO0, VOUT_LDO1 | 1 ms | N/V | | PGOOD pin and power-good interrupt | PGOOD / FB_B0, FB_B1,<br>VOUT_LDO0, VOUT_LDO1 | 6 µs | 6 µs | <sup>(1)</sup> No glitch filtering, only synchronization. # TEXAS INSTRUMENTS #### 7.4 Device Functional Modes #### 7.4.1 Modes of Operation **SHUTDOWN:** The $V_{(VANA)}$ voltage is below VANA<sub>UVLO</sub> threshold level. All switch, reference, control, and bias circuitry of the LP8733xx device are turned off. **READ OTP:** The main supply voltage $V_{(VANA)}$ is above VANA<sub>UVLO</sub> level. The regulators are disabled, and the reference and bias circuitry of the LP8733xx are enabled. The OTP bits are loaded to registers. **STANDBY:** The main supply voltage $V_{(VANA)}$ is above $VANA_{UVLO}$ level. The regulators are disabled, and the reference, control, and bias circuitry of the LP8733xx are enabled. All registers can be read or written by the host processor through the system serial interface. The regulators can be enabled if needed. **ACTIVE:** The main supply voltage $V_{(VANA)}$ is above VANA<sub>UVLO</sub> level. At least one regulator is enabled. All registers can be read or written by the host processor through the system serial interface. The operating modes and transitions between the modes are shown in Figure 22. Figure 22. Device Operation Modes #### 7.5 Programming www.ti.com #### 7.5.1 I<sup>2</sup>C-Compatible Interface The I<sup>2</sup>C-compatible synchronous serial interface provides access to the programmable functions and registers on the device. This protocol uses a two-wire interface for bidirectional communications between the ICs connected to the bus. The two interface lines are the serial data line (SDA), and the serial clock line (SCL). Every device on the bus is assigned a unique address, and acts as either a master or a slave depending on whether it generates or receives the serial clock SCL. The SCL and SDA lines must each have a pullup resistor placed on the line and remain HIGH even when the bus is idle. The LP8733xx supports standard mode (100 kHz), fast mode (400 kHz), fast mode plus (1 MHz), and high-speed mode (3.4 MHz). #### 7.5.1.1 Data Validity The data on the SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line can only be changed when clock signal is LOW. Figure 23. Data Validity Diagram #### 7.5.1.2 Start and Stop Conditions The LP8733xx is controlled via an I<sup>2</sup>C-compatible interface. START and STOP conditions classify the beginning and end of the I<sup>2</sup>C session. A START condition is defined as SDA transitions from HIGH to LOW while SCL is HIGH. A STOP condition is defined as an SDA transition from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates the START and STOP conditions. Figure 24. Start and Stop Sequences The I<sup>2</sup>C bus is considered busy after a START condition and free after a STOP condition. During data transmission, the I<sup>2</sup>C master can generate repeated START conditions. A START and a repeated START condition are equivalent function-wise. The data on SDA must be stable during the HIGH period of the clock signal (SCL). In other words, the state of SDA can only be changed when SCL is LOW. Figure 25 shows the SDA and SCL signal timing for the I<sup>2</sup>C-compatible bus. See Figure 1 for timing values. #### **Programming (continued)** Figure 25. I<sup>2</sup>C-Compatible Timing #### 7.5.1.3 Transferring Data Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge-related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the acknowledge clock pulse. The LP8733xx pulls down the SDA line during the 9th clock pulse, signifying an acknowledge. The LP8733xx generates an acknowledge after each byte has been received. There is one exception to the *acknowledge after every byte* rule. When the master is the receiver, it must indicate to the transmitter an end of data by not-acknowledging (*negative acknowledge*) the last byte clocked out of the slave. This *negative acknowledge* still includes the acknowledge clock pulse (generated by the master), but the SDA line is not pulled down. #### **NOTE** If the $V_{(VANA)}$ voltage is below the VANA<sub>UVLO</sub> threshold level during I<sup>2</sup>C communication, the LP8733xx device does not drive SDA line. The ACK signal and data transfer to the master is disabled at that time. After the START condition, the bus master sends a chip address. This address is seven bits long, followed by an eighth bit, which is a data direction bit (READ or WRITE). For the eighth bit, a 0 indicates a WRITE, and a 1 indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register. Figure 26. Write Cycle (w = write; SDA = 0). Example Device Address = 0x60 40 #### **Programming (continued)** When READ function is to be accomplished, a WRITE function must precede the READ function as shown above. Figure 27. Read Cycle (r = read; SDA = 1). Example Device Address = 0x60 ## 7.5.1.4 PC-Compatible Chip Address After the START condition, the $I^2C$ master sends the 7-bit address followed by an eighth bit, read or write (R/W). R/W = 0 indicates a WRITE and R/W = 1 indicates a READ. The second byte following the device address selects the register address to which the data is written. The third byte contains the data for the selected register. Here in an example with device address of 1100000Bin = 60Hex. Figure 28. Device Address Example #### 7.5.1.5 Auto-Increment Feature The auto-increment feature allows writing several consecutive registers within one transmission. Every time an 8-bit word is sent to the LP8733xx, the internal address index counter is incremented by one and the next register is written. Table 6 shows writing sequence to two consecutive registers. The auto-increment feature does not work for read. **Table 6. Auto-Increment Example** | MASTER<br>ACTION | START | DEVICE<br>ADDRES<br>S = X | WRITE | | REGISTER<br>ADDRESS | | DATA | | DATA | | STOP | |------------------|-------|---------------------------|-------|-----|---------------------|-----|------|-----|------|-----|------| | LP8733x<br>x | | | | ACK | | ACK | | ACK | | ACK | | # TEXAS INSTRUMENTS ## 7.6 Register Maps ## 7.6.1 Register Descriptions The LP8733xx is controlled by a set of registers through the $I^2C$ -compatible interface. The device registers addresses and abbreviations are listed in Table 7. A more detailed description is given in the $DEV\_REV$ to $I\_LOAD\_1$ sections. #### **NOTE** This register map describes the default values for bits that are not read from OTP memory. The orderable code and the default register bit values are defined in part-number specific Technical Reference Manuals. Table 7. Summary of LP8733xx Control Registers | | Table 1. Julillary of LF0133XX Collifor Registers | | | | | | | | | | | | | |------|---------------------------------------------------|-----------------|-------------------------------------------------------------------------------|---------------------------------------------|----------------------------|-------------------------------------|------------------|--------------------------|---------------------------|------------------------|--|--|--| | Addr | Register | Read /<br>Write | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 0x00 | DEV_REV | R | DEVICE | _ID[1:0] | | | Reserved - | do not use | | | | | | | 0x01 | OTP_REV | R | | | | OTP_ | ID[7:0] | | | | | | | | 0x02 | BUCK0_<br>CTRL_1 | R/W | Res | Reserved - do not use BUCK0_FP WM_MP BUCK0_ | | | | | BUCK0_<br>EN_PIN_CT<br>RL | BUCK0_EN | | | | | 0x03 | BUCK0_<br>CTRL_2 | R/W | Reserved - | do not use | E | BUCK0_ILIM[2: | 0] | BUC | K0_SLEW_RAT | ΓΕ[2:0] | | | | | 0x04 | BUCK1_<br>CTRL_1 | R/W | | Reserved - | do not use | | BUCK1_FP<br>WM | BUCK1_RDI<br>S_EN | BUCK1_<br>EN_PIN_CT<br>RL | BUCK1_EN | | | | | 0x05 | BUCK1_<br>CTRL_2 | R/W | Reserved - | do not use | Е | BUCK1_ILIM[2: | 0] | BUC | K1_SLEW_RAT | ΓΕ[2:0] | | | | | 0x06 | BUCK0_<br>VOUT | R/W | | | | BUCK0_ | VSET[7:0] | | | | | | | | 0x07 | BUCK1_<br>VOUT | R/W | | | | BUCK1_ | VSET[7:0] | | | | | | | | 0x08 | LDO0_<br>CTRL | R/W | | Res | served - do not | use | | LDO0_RDIS<br>_EN | LDO0_<br>EN_PIN_CT<br>RL | LDO0_EN | | | | | 0x09 | LDO1_<br>CTRL | R/W | | Res | served - do not | | LDO1_RDIS<br>_EN | LDO1_<br>EN_PIN_CT<br>RL | LDO1_EN | | | | | | 0x0A | LDO0_<br>VOUT | R/W | Res | served - do not | use | | L | DO0_VSET[4: | 0] | l | | | | | 0x0B | LDO1_<br>VOUT | R/W | Res | served - do not | use | | L | LDO1_VSET[4:0] | | | | | | | 0x0C | BUCK0_<br>DELAY | R/W | В | JCK0_SHUTD | ]YAJBD_NWC | 3:0] | E | BUCK0_START | TUP_DELAY[3: | 0] | | | | | 0x0D | BUCK1_<br>DELAY | R/W | В | JCK1_SHUTD | OWN_DELAY[ | 3:0] | E | BUCK1_START | TUP_DELAY[3: | 0] | | | | | 0x0E | LDO0_<br>DELAY | R/W | LI | DO0_SHUTDC | WN_DELAY[3 | :0] | | LDO0_START | UP_DELAY[3:0 | )] | | | | | 0x0F | LDO1_<br>DELAY | R/W | LI | DO1_SHUTDC | WN_DELAY[3 | :0] | | LDO1_START | UP_DELAY[3:0 | )] | | | | | 0x10 | GPO_<br>DELAY | R/W | G | GPO_SHUTDOWN_DELAY[3:0] | | | | | JP_DELAY[3:0 | ] | | | | | 0x11 | GPO2_<br>DELAY | R/W | G | GPO2_SHUTDOWN_DELAY[3:0] | | | | | UP_DELAY[3:0 | )] | | | | | 0x12 | GPO_<br>CTRL | R/W | Reserved - do not use GPO2_OD GPO2_EN_PIN_CT RL GPO2_EN Reserved - do not use | | | | | GPO_OD | GPO_<br>EN_PIN_CT<br>RL | GPO_EN | | | | | 0x13 | CONFIG | R/W | Reserved -<br>do not use | STARTUP_<br>DELAY_SE<br>L | SHUTDOW<br>N_DELAY_<br>SEL | CLKIN_PIN CLKIN_PD EN_PD _WARN SPRI | | | | EN_<br>SPREAD<br>_SPEC | | | | | 0x14 | PLL_CTRL | R/W | Reserved -<br>do not use | EN_PLL | Reserved -<br>do not use | | EX | T_CLK_FREQ | [4:0] | | | | | # **Register Maps (continued)** # Table 7. Summary of LP8733xx Control Registers (continued) | Addr | Register | Read /<br>Write | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |------|------------------|-----------------|--------------------------|-----------------------|--------------------------|---------------------------|--------------------------|------------------------|------------------------------|--------------------------|--| | 0x15 | PGOOD_CT<br>RL_1 | R/W | PGOOD_P<br>OL | PGOOD_O | PGOOD_WI<br>NDOW_LD<br>O | PGOOD_WI<br>NDOW_BU<br>CK | EN_PGOOD<br>_LDO1 | EN_PGOOD<br>_LDO0 | EN_PGOOD<br>_BUCK1 | EN_PGOOD<br>_BUCK0 | | | 0x16 | PGOOD_CT<br>RL_2 | R/W | | Res | served - do not | use | | EN_PGOOD<br>_TWARN | PG_FAULT<br>_GATES_P<br>GOOD | PGOOD_M<br>ODE | | | 0x17 | PG_FAULT | R | | Reserved - | do not use | | PG_FAULT<br>_LDO1 | PG_FAULT<br>_LDO0 | PG_FAULT<br>_BUCK1 | PG_FAULT<br>_BUCK0 | | | 0x18 | RESET | R/W | | | Res | served - do not | use | | | SW_<br>RESET | | | 0x19 | INT_TOP_1 | R/W | PGOOD_<br>INT | INT_<br>LDO | INT_<br>BUCK | SYNC_<br>CLK_INT | TDIE_SD_I<br>NT | TDIE_<br>WARN_INT | OVP_INT | I_MEAS_<br>INT | | | 0x1A | INT_TOP_2 | R/W | | Reserved - do not use | | | | | | | | | 0x1B | INT_BUCK | R/W | Reserved -<br>do not use | BUCK1_<br>PG_INT | BUCK1_<br>SC_INT | BUCK1_<br>ILIM_INT | Reserved -<br>do not use | BUCK0_<br>PG_INT | BUCK0_<br>SC_INT | BUCK0_<br>ILIM_INT | | | 0x1C | INT_LDO | R/W | Reserved -<br>do not use | LDO1_<br>PG_INT | LDO1_<br>SC_INT | LDO1_<br>ILIM_INT | Reserved -<br>do not use | LDO0_<br>PG_INT | LDO0_<br>SC_INT | LDO0_<br>ILIM_INT | | | 0x1D | TOP_<br>STAT | R | PGOOD_ST<br>AT | | | | | TDIE_<br>WARN_<br>STAT | OVP_<br>STAT | Reserved -<br>do not use | | | 0x1E | BUCK_STA<br>T | R | BUCK1_<br>STAT | BUCK1_<br>PG_STAT | Reserved -<br>do not use | BUCK1_<br>ILIM_STAT | BUCK0_<br>STAT | BUCK0_<br>PG_STAT | Reserved -<br>do not use | BUCK0_<br>ILIM_STAT | | | 0x1F | LDO_STAT | R | LDO1_<br>STAT | LDO1_<br>PG_STAT | Reserved -<br>do not use | LDO1_<br>ILIM_STAT | LDO0_<br>STAT | LDO0_<br>PG_STAT | Reserved -<br>do not use | LDO0_<br>ILIM_STAT | | | 0x20 | TOP_<br>MASK_1 | R/W | PGOOD_<br>INT_MASK | Reserved - | do not use | SYNC_CLK<br>_MASK | Reserved -<br>do not use | TDIE_WAR<br>N_MASK | Reserved -<br>do not use | I_MEAS_<br>MASK | | | 0x21 | TOP_<br>MASK_2 | R/W | | | Res | served - do not | use | | | RESET_<br>REG_MASK | | | 0x22 | BUCK_MAS<br>K | R/W | BUCK1_PG<br>F_MASK | BUCK1_PG<br>R_MASK | Reserved -<br>do not use | BUCK1_<br>ILIM_<br>MASK | BUCK0_PG<br>F_MASK | BUCK0_PG<br>R_MASK | Reserved -<br>do not use | BUCK0_<br>ILIM_<br>MASK | | | 0x23 | LDO_MASK | R/W | LDO1_PGF<br>_MASK | LDO1_PGR<br>_MASK | Reserved -<br>do not use | LDO1_<br>ILIM_<br>MASK | LDO0_PGF<br>_MASK | LDO0_PGR<br>_MASK | Reserved -<br>do not use | LDO0_<br>ILIM_<br>MASK | | | 0x24 | SEL_I_<br>LOAD | R/W | | Reserved - do not use | | | | | | | | | 0x25 | I_LOAD_2 | R | | Reserved - do not use | | | | | | | | | 0x26 | I_LOAD_1 | R | | | | BUCK_LOAD_ | CURRENT[7:0 | ] | | | | #### 7.6.1.1 DEV REV DEV\_REV is shown in Table 8, Address: 0x00 ## Figure 29. DEV\_REV Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|-----------|----|----|------------|------------|----|----| | DEVICE | E_ID[1:0] | | | Reserved - | do not use | | | ## Table 8. DEV\_REV Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-------------------|------|---------|--------------------------| | 7:6 | DEVICE_ID[1:0] | R | Х | Device specific ID code. | | 5:0 | Reserved - do not | R | 00 0010 | | | | use | | | | #### 7.6.1.2 OTP\_REV OTP\_REV is shown in Table 9, Address: 0x01 ## Figure 30. OTP\_REV Register ## Table 9. OTP\_REV Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-------------|------|---------|-----------------------------------------------| | 7:0 | OTP_ID[7:0] | R | X | Identification Code of the OTP EPROM Version. | ## 7.6.1.3 BUCK0\_CTRL\_1 BUCK0\_CTRL\_1 is shown in Table 10, Address: 0x02 # Figure 31. BUCK0\_CTRL\_1 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-----------------------|----|------------|------------|-------------|-------------|----------| | | Reserved - do not use | ) | BUCK0_FPWM | BUCK0_FPWM | BUCK0_RDIS_ | BUCK0_EN_PI | BUCK0_EN | | | | | MP | | EN | N CTRL | | ## Table 10. BUCK0\_CTRL\_1 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved - do not use | R/W | 000 | | | 4 | BUCK0_FPWM<br>_MP | R/W | Х | Forces the Buck0 regulator to always operate in the multi-phase and forced PWM operation mode: 0 - Automatic phase adding and shedding. 1 - Forced to multi-phase operation, 2 phases in the 2-phase configuration. | | 3 | BUCK0_FPWM | R/W | X | Buck0 mode selection: 0 - Automatic transitions between the PFM and PWM modes (AUTO mode). 1 - Forced to the PWM operation. | | 2 | BUCK0_RDIS_EN | R/W | 1 | Enable output discharge resistor (R <sub>DIS_Bx</sub> ) when the Buck0 is disabled: 0 - Discharge resistor disabled. 1 - Discharge resistor enabled. | | 1 | BUCK0_EN_PIN<br>_CTRL | R/W | Х | Enable control for the Buck0: 0 - only the BUCK0_EN bit controls the Buck0. 1 - BUCK0_EN bit and the EN pin control the Buck0. | | 0 | BUCK0_EN | R/W | Х | Enable the Buck0 regulator: 0 - Buck0 regulator is disabled. 1 - Buck0 regulator is enabled. | ## 7.6.1.4 BUCK0\_CTRL\_2 BUCK0\_CTRL\_2 is shown in Table 11, Address: 0x03 ## Figure 32. BUCK0\_CTRL\_2 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |----------|--------------|----|-----------------|----|----------------------|----|----|--| | Reserved | - do not use | | BUCK0_ILIM[2:0] | | BUCK0_SLEW_RATE[2:0] | | | | ## Table 11. BUCK0\_CTRL\_2 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|--------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved - do not use | R/W | 00 | | | 5:3 | BUCK0_ILIM[2:0] | R/W | х | Sets the switch current limit of Buck0. Can be programmed at any time during operation: 0x0 - 1.5 A 0x1 - 2.0 A 0x2 - 2.5 A 0x3 - 3.0 A 0x4 - 3.5 A 0x5 - 4.0 A 0x6 - Reserved - do not use. 0x7 - Reserved - do not use. | | 2:0 | BUCK0_SLEW_RA<br>TE[2:0] | R/W | X | Sets the output voltage slew rate for Buck0 regulator (rising and falling edges): 0x0 - Reserved - do not use. 0x1 - Reserved - do not use. 0x2 - 10 mV/µs 0x3 - 7.5 mV/µs 0x4 - 3.8 mV/µs 0x5 - 1.9 mV/µs 0x6 - 0.94 mV/µs 0x7 - 0.47 mV/µs | ## 7.6.1.5 BUCK1\_CTRL\_1 BUCK1\_CTRL\_1 is shown in Table 12, Address: 0x04 ## Figure 33. BUCK1\_CTRL\_1 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|------------|------------|----|------------|-------------|-------------|----------| | | Reserved - | do not use | | BUCK1_FPWM | BUCK1_RDIS_ | BUCK1_EN_PI | BUCK1_EN | | | | | | | FN | N CTRI | | ## Table 12. BUCK1\_CTRL\_1 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved - do not use | R/W | 0000 | | | 3 | BUCK1_FPWM | R/W | X | Buck1 mode selection: 0 - Automatic transitions between the PFM and PWM modes (AUTO mode). 1 - Forced to PWM operation. | | 2 | BUCK1_RDIS_EN | R/W | 1 | Enable output discharge resistor (R <sub>DIS_Bx</sub> ) when the Buck1 is disabled: 0 - Discharge resistor is disabled. 1 - Discharge resistor is enabled. | | 1 | BUCK1_EN_PIN<br>_CTRL | R/W | Х | Enable control for the Buck1: 0 - only the BUCK1_EN bit controls the Buck1 1 - BUCK1_EN bit and the EN pin control the Buck1. | | 0 | BUCK1_EN | R/W | Х | Enable the Buck1 regulator: 0 - Buck1 regulator is disabled. 1 - Buck1 regulator is enabled. | #### 7.6.1.6 BUCK1\_CTRL\_2 BUCK1\_CTRL\_2 is shown in Table 13, Address: 0x05 ## Figure 34. BUCK1\_CTRL\_2 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|------------|----|-----------------|----|-----|--------------|-------| | Reserved - | do not use | | BUCK1_ILIM[2:0] | | BUC | K1_SLEW_RATE | [2:0] | ## Table 13. BUCK1\_CTRL\_2 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|--------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved - do not use | R/W | 00 | | | 5:3 | BUCK1_ILIM[2:0] | R/W | х | Sets the switch current limit of the Buck1. Can be programmed at any time during operation: 0x0 - 1.5 A 0x1 - 2.0 A 0x2 - 2.5 A 0x3 - 3.0 A 0x4 - 3.5 A 0x5 - 4.0 A 0x6 - Reserved - do not use. 0x7 - Reserved - do not use. | | 2:0 | BUCK1_SLEW_RA<br>TE[2:0] | R/W | х | Sets the output voltage slew rate for the Buck1 regulator (rising and falling edges): 0x0 - Reserved - do not use. 0x1 - Reserved - do not use. 0x2 - 10 mV/µs 0x3 - 7.5 mV/µs 0x4 - 3.8 mV/µs 0x5 - 1.9 mV/µs 0x6 - 0.94 mV/µs 0x7 - 0.47 mV/µs | ## 7.6.1.7 BUCK0\_VOUT BUCK0\_VOUT is shown in Table 14, Address: 0x06 #### Figure 35. BUCK0\_VOUT Register # Table 14. BUCK0\_VOUT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | BUCK0_VSET[7:0] | R/W | X | Sets the output voltage of the Buck0 regulator: Reserved; do not use. 0x00 0x13 0.7 V - 0.73 V, 10 mV steps 0x14 - 0.7V 0x17 - 0.73 V 0.73 V - 1.4 V, 5 mV steps 0x18 - 0.735 V 0x9D - 1.4 V 1.4 V - 3.36 V, 20 mV steps 0x9E - 1.42 V 0xFF - 3.36 V | ## 7.6.1.8 BUCK1\_VOUT BUCK1\_VOUT is shown in Table 15, Address: 0x07 46 www.ti.com ## Figure 36. BUCK1\_VOUT Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|---------|-----------|----|----|----| | | | | BUCK1 \ | VSET[7:0] | | | | ## Table 15. BUCK1\_VOUT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | BUCK1_VSET[7:0] | R/W | X | Sets the output voltage of the Buck0 regulator: Reserved; do not use. 0x00 0x13 0.7 V - 0.73 V, 10 mV steps 0x14 - 0.7V 0x17 - 0.73 V 0.73 V - 1.4 V, 5 mV steps 0x18 - 0.735 V 0x9D - 1.4 V 1.4 V - 3.36 V, 20 mV steps 0x9E - 1.42 V 0xFF - 3.36 V | ## 7.6.1.9 LDO0\_CTRL LDO0\_CTRL is shown in Table 16, Address: 0x08 ## Figure 37. LDO0\_CTRL Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|--------------------|----|----|-------------|-------------|---------| | | R | eserved - do not u | se | | LDO0_RDIS_E | LDO0_EN_PIN | LDO0_EN | | | | | | | N | CTRL | | ## Table 16. LDO0\_CTRL Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved - do not use | R/W | 0 0000 | | | 2 | LDO0_RDIS_EN | R/W | 1 | Enable output discharge resistor (R <sub>DIS_LDOx</sub> ) when the LDO0 is disabled: 0 - Discharge resistor is disabled. 1 - Discharge resistor is enabled. | | 1 | LDO0_EN_PIN<br>_CTRL | R/W | X | Enable control for the LDO0: 0 - only the LDO0_EN bit controls the LDO0. 1 - LDO0_EN bit and the EN pin control the LDO0. | | 0 | LDO0_EN | R/W | Х | Enable the LDO0 regulator: 0 - LDO0 regulator is disabled. 1 - LDO0 regulator is enabled. | ## 7.6.1.10 LDO1\_CTRL LDO1\_CTRL is shown in Table 17, Address: 0x09 ## Figure 38. LDO1\_CTRL Register ## Table 17. LDO1\_CTRL Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-------------------|------|---------|-------------| | 7:3 | Reserved - do not | R/W | 0 0000 | | | | use | | | | Copyright © 2019, Texas Instruments Incorporated Product Folder Links: LP8733 ## Table 17. LDO1\_CTRL Register Field Descriptions (continued) | Bits | Field | Туре | Default | Description | |------|----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | LDO1_RDIS_EN | R/W | 1 | Enable output discharge resistor (R <sub>DIS_LDOx</sub> ) when the LDO1 is disabled: 0 - Discharge resistor is disabled. 1 - Discharge resistor is enabled. | | 1 | LDO1_EN_PIN<br>_CTRL | R/W | Х | Enable control for the LDO1: 0 - only the LDO1_EN bit controls the LDO1. 1 - LDO1_EN bit and the EN pin control the LDO1. | | 0 | LDO1_EN | R/W | Х | Enable the LDO1 regulator: 0 - LDO1 regulator is disabled. 1 - LDO1 regulator is enabled. | ## 7.6.1.11 LDO0\_VOUT LDO0\_VOUT is shown in Table 18, Address: 0x0A ## Figure 39. LDO0\_VOUT Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|---------------------|----|----|----|----------------|----|----| | ı | Reserved - do not u | se | | | LDO0_VSET[4:0] | | | ## Table 18. LDO0\_VOUT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved - do not use | R/W | 000 | | | 4:0 | LDO0_VSET[4:0] | R/W | X | Sets the output voltage of the LDO0 regulator: 0.8 V - 3.3 V, 100 mV steps 0x00 - 0.8V 0x19 - 3.3 V Reserved; do not use. 0x1A 0x1F | ## 7.6.1.12 LDO1\_VOUT LDO1\_VOUT is shown in Table 19, Address: 0x0B ## Figure 40. LDO1\_VOUT Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|-----|----|----|----------------|----|----| | | | ise | | | LDO1 VSET[4:0] | | | ## Table 19. LDO1\_VOUT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | Reserved - do not use | R/W | 000 | | | 4:0 | LDO1_VSET[4:0] | R/W | X | Sets the output voltage of the LDO1 regulator: 0.8 V - 3.3 V, 100 mV steps 0x00 - 0.8V 0x19 - 3.3 V Reserved; do not use. 0x1A 0x1F | #### 7.6.1.13 BUCK0\_DELAY BUCK0\_DELAY is shown in Table 20, Address: 0x0C ## Figure 41. BUCK0\_DELAY Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|--------------|----------------|----|----|-------------|---------------|----| | | BUCKO SHUTDO | OWN DELAY[3:0] | | | BUCKO START | UP DELAY[3:0] | | ## Table 20. BUCK0\_DELAY Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | BUCK0_<br>SHUTDOWN_<br>DELAY[3:0] | R/W | Х | Shutdown delay of the Buck0 from the EN signal's falling edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) | | 3:0 | BUCK0_<br>STARTUP_<br>DELAY[3:0] | R/W | Х | Startup delay of the Buck0 from the EN signal's rising edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) | ## 7.6.1.14 BUCK1\_DELAY BUCK1\_DELAY is shown in Table 21, Address: 0x0D # Figure 42. BUCK1\_DELAY Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|--------------|----------------|----|----|-------------|---------------|----| | | BUCK1_SHUTD( | DWN_DELAY[3:0] | | | BUCK1_START | UP_DELAY[3:0] | | ## Table 21. BUCK1\_DELAY Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | BUCK1_<br>SHUTDOWN_<br>DELAY[3:0] | R/W | Х | Shutdown delay of the Buck1 from the EN signal's falling edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) | | 3:0 | BUCK1_<br>STARTUP_<br>DELAY[3:0] | R/W | Х | Startup delay of the Buck1 from the EN signal's rising edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) | ## 7.6.1.15 LDO0\_DELAY LDO0\_DELAY is shown in Table 22, Address: 0x0E ## Figure 43. LDO0\_DELAY Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|---------------|----|----|-------------|---------------|----| | | | WN_DELAY[3:0] | | | LDO0_STARTU | JP_DELAY[3:0] | | ## Table 22. LDO0\_DELAY Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|----------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | LDO0_<br>SHUTDOWN_<br>DELAY[3:0] | R/W | X | Shutdown delay of the LDO0 from the EN signal's falling edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) | | 3:0 | LDO0_<br>STARTUP_<br>DELAY[3:0] | R/W | Х | Startup delay of the LDO0 from the EN signal's rising edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) | #### 7.6.1.16 LDO1\_DELAY LDO1\_DELAY is shown in Table 23, Address: 0x0F ## Figure 44. LDO1\_DELAY Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-------------|---------------|----|----|-------------|----|----| | | LDO1_SHUTDO | WN_DELAY[3:0] | | | LDO1_STARTU | | | ## Table 23. LDO1\_DELAY Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|----------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | LDO1_<br>SHUTDOWN_<br>DELAY[3:0] | R/W | Х | Shutdown delay of the LDO1 from the EN signal's falling edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) | | 3:0 | LDO1_<br>STARTUP_<br>DELAY[3:0] | R/W | Х | Startup delay of the LDO1 from the EN signal's rising edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) | ## 7.6.1.17 GPO\_DELAY GPO\_DELAY is shown in Table 24, Address: 0x10 ## Figure 45. GPO\_DELAY Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|------------|---------------|----|----|------------|---------------|----| | | GPO_SHUTDO | WN_DELAY[3:0] | | | GPO_STARTU | IP_DELAY[3:0] | | ## Table 24. GPO\_DELAY Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|---------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | GPO_<br>SHUTDOWN_<br>DELAY[3:0] | R/W | Х | Delay for the GPO falling edge from the EN signal's falling edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register) 0xF - 7.5 ms (15 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register) | | 3:0 | GPO_<br>STARTUP_<br>DELAY[3:0] | R/W | X | Delay for the GPO rising edge from the EN signal's rising edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) | #### 7.6.1.18 GPO2\_DELAY GPO2\_DELAY is shown in Table 25, Address: 0x11 ## Figure 46. GPO2\_DELAY Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-------------|---------------|----|----|-------------|---------------|----| | | GPO2_SHUTDO | WN_DELAY[3:0] | | | GPO2_STARTI | JP_DELAY[3:0] | | ## Table 25. GPO2\_DELAY Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|----------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | GPO2_<br>SHUTDOWN_<br>DELAY[3:0] | R/W | X | Delay for the GPO2 falling edge from the EN signal's falling edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) 0xF - 7.5 ms (15 ms if SHUTDOWN_DELAY_SEL=1 in the CONFIG register.) | SNVSBK2-SEPTEMBER 2019 www.ti.com ## Table 25. GPO2\_DELAY Register Field Descriptions (continued) | Bits | Field | Туре | Default | Description | |------|---------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | GPO2_<br>STARTUP_<br>DELAY[3:0] | R/W | Х | Delay for the GPO2 rising edge from the EN signal's rising edge: 0x0 - 0 ms 0x1 - 0.5 ms (1 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) | | | | | | 0xF - 7.5 ms (15 ms if STARTUP_DELAY_SEL=1 in the CONFIG register.) | ## 7.6.1.19 GPO\_CTRL GPO\_CTRL is shown in Table 26, Address: 0x12 ## Figure 47. GPO\_CTRL Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------------------|---------|----------------------|---------|-----------------------|--------|---------------------|--------| | Reserved - do not use | GPO2_OD | GPO2_EN_PIN<br>_CTRL | GPO2_EN | Reserved - do not use | GPO_OD | GPO_EN_PIN_<br>CTRL | GPO_EN | ## Table 26. GPO\_CTRL Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved - do not use | R | 0 | | | 6 | GP02_OD | R/W | Х | GPO2 signal type when configured as the General Purpose Output (CLKIN pin): 0 - Push-pull output (VANA level) 1 - Open-drain output | | 5 | GPO2_EN_PIN_C<br>TRL | R/W | Х | Control for the GPO2: 0 - Only the GPO2_EN bit controls the GPO2 1 - GPO2_EN bit <i>and</i> the EN pin control the GPO2. | | 4 | GPO2_EN | R/W | Х | Output level of the GPO2 signal (when configured as the General Purpose Output): 0 - Logic low level 1 - Logic high level | | 3 | Reserved - do not use | R | 0 | | | 2 | GPO_OD | R/W | Х | GPO signal type:<br>0 - Push-pull output (VANA level)<br>1 - Open-drain output | | 1 | GPO_EN_PIN_CT<br>RL | R/W | Х | Control for the GPO: 0 - Only the GPO_EN bit controls the GPO 1 - GPO_EN bit <i>and</i> the EN pin control the GPO. | | 0 | GPO_EN | R/W | Х | Output level of the GPO signal: 0 - Logic low level 1 - Logic high level | #### 7.6.1.20 CONFIG CONFIG is shown in Table 27, Address: 0x13 # Figure 48. CONFIG Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------------------|-----------------------|------------------------|--------------|----------|--------|---------------------|-------------------| | Reserved - do not use | STARTUP_DE<br>LAY SEL | SHUTDOWN_<br>DELAY SEL | CLKIN_PIN_SE | CLKIN_PD | EN2_PD | TDIE_WARN_<br>LEVEL | EN_SPREAD<br>SPEC | ## **Table 27. CONFIG Register Field Descriptions** | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|---------------------------------------------------------------------------------------------------------------| | 7 | Reserved - do not use | R/W | 0 | | | 6 | STARTUP_DELAY<br>_SEL | R/W | Х | Startup delay range from the EN signals. 0 - 0 ms - 7.5 ms with 0.5 ms steps 1 - 0 ms - 15 ms with 1 ms steps | ## Table 27. CONFIG Register Field Descriptions (continued) | Bits | Field | Туре | Default | Description | |------|------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | SHUTDOWN_DEL<br>AY_SEL | R/W | X | Shutdown delay range from the EN signals. 0 - 0 ms - 7.5 ms with 0.5 ms steps 1 - 0 ms - 15 ms with 1 ms steps | | 4 | CLKIN_PIN_SEL | R/W | X | CLKIN pin function: 0 - GPO2 1 - CLKIN | | 3 | CLKIN_PD | R/W | Х | Selects the pull down resistor on the CLKIN input pin (valid also when selected as GPO2). 0 - Pull-down resistor is disabled. 1 - Pull-down resistor is enabled. | | 2 | EN_PD | R/W | Х | Selects the pull down resistor on the EN input pin. 0 - Pull-down resistor is disabled. 1 - Pull-down resistor is enabled. | | 1 | TDIE_WARN_<br>LEVEL | R/W | Х | Thermal warning threshold level: 0 - 125°C 1 - 137°C. | | 0 | EN_SPREAD<br>_SPEC | R/W | Х | Enable spread spectrum feature: 0 - Disabled 1 - Enabled | ## 7.6.1.21 PLL\_CTRL PLL\_CTRL is shown in Table 28, Address: 0x14 ## Figure 49. PLL\_CTRL Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------------------|--------|-----------------------|----|----|----------------|----|----| | Reserved - do not use | EN_PLL | Reserved - do not use | | E | XT_CLK_FREQ[4: | 0] | | ## Table 28. PLL\_CTRL Register Field Descriptions | Bits | Field | Type | Default | Description | |------|-----------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved - do not use | R/W | 0 | | | 6 | EN_PLL | R/W | X | Selection of the external clock and PLL operation: 0 - Forced to the internal RC oscillator. The PLL is disabled. 1 - PLL is enabled in the STANDBY and ACTIVE modes. Automatic external clock use when available, and interrupt is generated if the external clock appears or disappears. | | 5 | Reserved - do not use | R/W | 0 | This bit must be set to ""0." | | 4:0 | EXT_CLK_FREQ[4<br>:0] | R/W | X | Frequency of the external clock (CLKIN): 0x00 - 1 MHz 0x01 - 2 MHz 0x02 - 3 MHz 0x16 - 23 MHz 0x17 - 24 MHz 0x180x1F - Reserved - do not use See electrical specification for the input clock frequency tolerance. | ## 7.6.1.22 PGOOD\_CTRL\_1 PGOOD\_CTRL\_1 is shown in Table 29, Address: 0x15 ## Figure 50. PGOOD\_CTRL\_1 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|----------|----------------------|----------------------|-------------------|-------------------|--------------------|--------------------| | PGOOD_POL | PGOOD_OD | PGOOD_<br>WINDOW LDO | PGOOD_<br>WINDOW BUC | EN_PGOOD_L<br>DO1 | EN_PGOOD_L<br>DO0 | EN_PGOOD_B<br>UCK1 | EN_PGOOD_B<br>UCK0 | | | | | K | | | | | ## Table 29. PGOOD\_CTRL\_1 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PGOOD_POL | R/W | Х | PGOOD signal polarity: 0 - PGOOD signal high when the monitored outputs are valid. 1 - PGOOD signal low when the monitored outputs are valid. | | 6 | PGOOD_OD | R/W | X | PGOOD signal type: 0 - Push-pull output (VANA level) 1 - Open-drain output | | 5 | PGOOD_<br>WINDOW_LDO | R/W | X | LDO Output voltage monitoring method for the PGOOD signal: 0 - Only undervoltage monitoring 1 - Overvoltage and undervoltage monitoring | | 4 | PGOOD_<br>WINDOW_BUCK | R/W | X | Buck Output voltage monitoring method for the PGOOD signal: 0 - Only undervoltage monitoring 1 - Overvoltage and undervoltage monitoring | | 3 | EN_PGOOD_LDO<br>1 | R/W | Х | PGOOD signal source control from LDO1: 0 - LDO1 is not monitored. 1 - LDO1 Power-Good threshold voltage is monitored. | | 2 | EN_PGOOD_LDO<br>0 | R/W | Х | PGOOD signal source control from theLDO0: 0 - LDO0 is not monitored. 1 - LDO0 Power-Good threshold voltage is monitored. | | 1 | EN_PGOOD_BUC<br>K1 | R/W | Х | PGOOD signal source control from the Buck1: 0 - Buck1 is not monitored. 1 - Buck1 Power-Good threshold voltage is monitored. | | 0 | EN_PGOOD_BUC<br>K0 | R/W | Х | PGOOD signal source control from the Buck0: 0 - Buck0 is not monitored. 1 - Buck0 Power-Good threshold voltage is monitored. | ## 7.6.1.23 PGOOD\_CTRL\_2 PGOOD\_CTRL\_2 is shown in Table 30, Address: 0x16 ## Figure 51. PGOOD\_CTRL\_2 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|--------------------|------------|------------|-----------|------------|----| | | R | eserved - do not u | EN_PGOOD_T | PG_FAULT_G | PGOOD_MOD | | | | | | | | | WARN | ATES PGOOD | E | ## Table 30. PGOOD\_CTRL\_2 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|--------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved - do not use | R/W | 0 0000 | | | 2 | EN_PGOOD_TWA<br>RN | R/W | Х | Thermal warning control for the PGOOD signal: 0 - Thermal warning is not monitored. 1 - PGOOD inactive if the thermal warning flag is active. | | 1 | PG_FAULT_GATE<br>S_PGOOD | R/W | Х | Type of operation for the PGOOD signal: 0 - Indicates live status of monitored voltage outputs. 1 - Indicates status of the PG_FAULT register, inactive when at least one PG_FAULT_x bit is inactive. | | 0 | PGOOD_MODE | R/W | Х | Operating mode for the PGOOD signal: 0 - Gated mode 1 - Continuous mode | # 7.6.1.24 PG\_FAULT PG\_FAULT is shown in Table 31, Address: 0x17 # Figure 52. PG\_FAULT Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|------------|------------|----|-------------|-------------|-------------|-------------| | | Reserved - | do not use | | PG_FAULT_LD | PG_FAULT_LD | PG_FAULT_BU | PG_FAULT_BU | | | | | | 01 | 00 | CK1 | CK0 | ## Table 31. PG\_FAULT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved - do not use | R/W | 0000 | | | 3 | PG_FAULT_LDO1 | R/W | 0 | Source for the PGOOD inactive signal: 0 - LDO1 has not set the PGOOD signal inactive. 1 - LDO1 is selected for the PGOOD signal and it has set the PGOOD signal inactive. This bit can be cleared by writing '1' to this bit when the LDO1 output is valid. | | 2 | PG_FAULT_LDO0 | R/W | 0 | Source for PGOOD inactive signal: 0 - LDO0 has not set the PGOOD signal inactive. 1 - LDO0 is selected for the PGOOD signal and it has set the PGOOD signal inactive. This bit can be cleared by writing '1' to this bit when the LDO0 output is valid. | | 1 | PG_FAULT_BUCK<br>1 | R/W | 0 | Source for PGOOD inactive signal: 0 - Buck1 has not set PGOOD signal inactive. 1 - Buck1 is selected for the PGOOD signal and it has set the PGOOD signal inactive. This bit can be cleared by writing '1' to this bit when the Buck1 output is valid. | | 0 | PG_FAULT_BUCK<br>0 | R/W | 0 | Source for PGOOD inactive signal: 0 - Buck0 has not set PGOOD signal inactive. 1 - Buck0 is selected for the PGOOD signal and it has set the PGOOD signal inactive. This bit can be cleared by writing '1' to this bit when the Buck0 output is valid. | ## 7.6.1.25 RESET RESET is shown in Table 32, Address: 0x18 ## Figure 53. RESET Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|--------------------|----|----|----|----------| | | | R | eserved - do not u | se | | | SW_RESET | ## **Table 32. RESET Register Field Descriptions** | Bits | Field | Туре | Default | Description | |------|-----------------------|--------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved - do not use | R/W | 000 0000 | | | 0 | SW_RESET | _RESET R/W 0 Software commanded values, the OTP memory | | Software commanded reset. When written to 1, the registers will be reset to the default values, the OTP memory is read, and the I <sup>2</sup> C interface is reset. The bit is automatically cleared. | ## 7.6.1.26 INT\_TOP\_1 INT\_TOP\_1 is shown in Table 33, Address: 0x19 ## Figure 54. INT\_TOP\_1 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|---------|----------|------------------|-------------|-------------------|---------|------------| | PGOOD_INT | LDO_INT | BUCK_INT | SYNC_CLK_IN<br>T | TDIE_SD_INT | TDIE_WARN_I<br>NT | OVP_INT | I_MEAS_INT | ## Table 33. INT\_TOP\_1 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|--------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PGOOD_INT | R/W | 0 | Latched status bit indicating that the PGOOD pin has changed from active to inactive. Write 1 to clear interrupt. | | 6 | LDO_INT | R | 0 | Interrupt indicating that the LDO1 and LDO0 have a pending interrupt. The reason for the interrupt is indicated in the INT_LDO register. This bit is cleared automatically when the INT_LDO register is cleared to 0x00. | | 5 | BUCK_INT | R | 0 | Interrupt indicating that the Buck1 and Buck0 have a pending interrupt. The reason for the interrupt is indicated in the INT_BUCK register. This bit is cleared automatically when INT_BUCK register is cleared to 0x00. | | 4 | SYNC_CLK_INT | R/W | 0 | Latched status bit indicating that the external clock has appeared or disappeared. Write 1 to clear interrupt. | SNVSBK2-SEPTEMBER 2019 www.ti.com ## Table 33. INT\_TOP\_1 Register Field Descriptions (continued) | Bits | Field | Туре | Default | Description | |------|---------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | TDIE_SD_INT | R/W | 0 | Latched status bit indicating that the die junction temperature has exceeded the thermal shutdown level. The regulators have been disabled if they were enabled and the GPO and GPO2 signals are driven low. The regulators cannot be enabled if this bit is active. The actual status of the thermal shutdown is indicated by the TDIE_SD_STAT bit in the TOP_STAT register. Write 1 to clear interrupt. | | 2 | TDIE_WARN_INT | R/W | 0 | Latched status bit indicating that the die junction temperature has exceeded the thermal warning level. The actual status of the thermal warning is indicated by the TDIE_WARN_STAT bit in the TOP_STAT register. Write 1 to clear interrupt. | | 1 | OVP_INT | R/W | 0 | Latched status bit indicating that the input voltage has exceeded the over-voltage detection level. The regulators have been disabled if they were enabled and the GPO and GPO2 signals are driven low. The actual status of the over-voltage is indicated by the OVP_STAT bit in the TOP_STAT register. Write 1 to clear interrupt. | | 0 | I_MEAS_INT | R/W | 0 | Latched status bit indicating that the load current measurement result is available in the I_LOAD_1 and I_LOAD_2 registers. Write 1 to clear interrupt. | ## 7.6.1.27 INT\_TOP\_2 INT\_TOP\_2 is shown in Table 34, Address: 0x1A ## Figure 55. INT\_TOP\_2 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |-----------------------|----|----|----|----|----|----|----|--| | Reserved - do not use | | | | | | | | | | | | | | | | | NT | | ## Table 34. INT\_TOP\_2 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved - do not use | R/W | 000 0000 | | | 0 | RESET_REG_INT | R/W | 0 | Latched status bit indicating that either VANA supply voltage has been below the undervoltage threshold level or the host has requested a reset using the SW_RESET bit in RESET register. The regulators have been disabled, the registers are reset to the default values, and the normal startup procedure is done. Write 1 to clear interrupt. | ## 7.6.1.28 INT\_BUCK INT\_BUCK is shown in Table 35, Address: 0x1B ## Figure 56. INT\_BUCK Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------------------|-----------------|-----------------|-------------------|-----------------------|-----------------|-----------------|-------------------| | Reserved - do not use | BUCK1_PG<br>INT | BUCK1_SC<br>INT | BUCK1_ILIM<br>INT | Reserved - do not use | BUCK0_PG<br>INT | BUCK0_SC<br>INT | BUCK0_ILIM<br>INT | ## Table 35. INT\_BUCK Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved - do not use | R/W | 0 | | | 6 | BUCK1_PG_INT | R/W | 0 | Latched status bit indicating that Buck1 Power-Good event has been detected. Write 1 to clear. | | 5 | BUCK1_SC_INT | R/W | 0 | Latched status bit indicating that the Buck1 output voltage has been over 1 ms below the short-circuit threshold level. Write 1 to clear. | ## Table 35. INT\_BUCK Register Field Descriptions (continued) | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------| | 4 | BUCK1_ILIM_INT | R/W | 0 | Latched status bit indicating that the Buck1 output current limit has been active. Write 1 to clear. | | 3 | Reserved - do not use | R/W | 0 | | | 2 | BUCK0_PG_INT | R/W | 0 | Latched status bit indicating that the Buck0 Power-Good event has been detected. Write 1 to clear. | | 1 | BUCK0_SC_INT | R/W | 0 | Latched status bit indicating that the Buck0 output voltage has been over 1 ms below the short-circuit threshold level. Write 1 to clear. | | 0 | BUCK0_ILIM_INT | R/W | 0 | Latched status bit indicating that the Buck0 output current limit has been active. Write 1 to clear. | ## 7.6.1.29 INT\_LDO INT\_LDO is shown in Table 36, Address: 0x1C ## Figure 57. INT\_LDO Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------|---------|---------|-----------|---------------|---------|---------|-----------| | Reserved - do | LDO1_PG | LDO1_SC | LDO1_ILIM | Reserved - do | LDO0_PG | LDO0_SC | LDO0_ILIM | | not use | _INT | _INT | _INT | not use | _INT | _INT | _INT | ## Table 36. INT\_LDO Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved - do not use | R/W | 0 | | | 6 | LDO1_PG_INT | R/W | 0 | Latched status bit indicating that the LDO1 Power-Good event has been detected. Write 1 to clear. | | 5 | LDO1_SC_INT | R/W | 0 | Latched status bit indicating that the LDO1 output voltage has been over 1 ms below the short-circuit threshold level. Write 1 to clear. | | 4 | LDO1_ILIM_INT | R/W | 0 | Latched status bit indicating that the LDO1 output current limit has been active. Write 1 to clear. | | 3 | Reserved - do not use | R/W | 0 | | | 2 | LDO0_PG_INT | R/W | 0 | Latched status bit indicating that the LDO0 Power-Good event has been detected. Write 1 to clear. | | 1 | LDO0_SC_INT | R/W | 0 | Latched status bit indicating that the LDO0 output voltage has been over 1 ms below the short-circuit threshold level. Write 1 to clear. | | 0 | LDO0_ILIM_INT | R/W | 0 | Latched status bit indicating that the LDO0 output current limit has been active. Write 1 to clear. | ## 7.6.1.30 TOP\_STAT TOP\_STAT is shown in Table 37, Address: 0x1D ## Figure 58. TOP\_STAT Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|----------|------------|-------------------|------------------|--------------------|----------|-----------------------| | PGOOD_STAT | Reserved | do not use | SYNC_CLK<br>_STAT | TDIE_SD<br>_STAT | TDIE_WARN<br>_STAT | OVP_STAT | Reserved - do not use | ## Table 37. TOP\_STAT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PGOOD_STAT | R | 0 | Status bit indicating the status of the PGOOD pin: 0 - PGOOD pin is inactive. 1 - PGOOD pin is active. | | 6:5 | Reserved - do not use | R | 00 | | | 4 | SYNC_CLK_STAT | R | 0 | Status bit indicating the status of the external clock (CLKIN): 0 - External clock frequency is valid. 1 - External clock frequency is not valid. | | 3 | TDIE_SD_STAT | R | 0 | Status bit indicating the status of the thermal shutdown: 0 - Die temperature below the thermal shutdown level. 1 - Die temperature above the thermal shutdown level. | | 2 | TDIE_WARN<br>_STAT | R | 0 | Status bit indicating the status of thermal warning: 0 - Die temperature below the thermal warning level. 1 - Die temperature above the thermal warning level. | | 1 | OVP_STAT | R | 0 | Status bit indicating the status of the input overvoltage monitoring: 0 - Input voltage is below overvoltage threshold level. 1 - Input voltage above overvoltage threshold level. | | 0 | Reserved - do not use | R | 0 | | ## 7.6.1.31 BUCK\_STAT BUCK\_STAT is shown in Table 38, Address: 0x1E ## Figure 59. BUCK\_STAT Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|----------|---------------|------------|------------|----------|---------------|------------| | BUCK1_STAT | BUCK1_PG | Reserved - do | BUCK1_ILIM | BUCK0_STAT | BUCK0_PG | Reserved - do | BUCK0_ILIM | | | _STAT | not use | _STAT | | _STAT | not use | _STAT | ## Table 38. BUCK\_STAT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BUCK1_STAT | R | 0 | Status bit indicating the enable and disable status of the Buck1: 0 - Buck1 regulator is disabled. 1 - Buck1 regulator is enabled. | | 6 | BUCK1_PG_STAT | R | 0 | Status bit indicating the Buck1 output voltage validity (raw status): 0 - Buck1 output voltage is valid. 1 - Buck1 output voltage is invalid. | | 5 | Reserved - do not use | R | 0 | | | 4 | BUCK1_ILIM<br>_STAT | R | 0 | Status bit indicating the Buck1 current limit status (raw status): 0 - Buck1 output current is below the current limit level. 1 - Buck1 output current limit is active. | | 3 | BUCK0_STAT | R | 0 | Status bit indicating the enable and disable status of the Buck0: 0 - Buck0 regulator is disabled. 1 - Buck0 regulator is enabled. | | 2 | BUCK0_PG_STAT | R | 0 | Status bit indicating the Buck0 output voltage validity (raw status): 0 - Buck0 output voltage is valid. 1 - Buck0 output voltage is invalid. | | 1 | Reserved - do not use | R | 0 | | | 0 | BUCK0_ILIM<br>_STAT | R | 0 | Status bit indicating the Buck0 current limit status (raw status): 0 - Buck0 output current is below the current limit level. 1 - Buck0 output current limit is active. | #### 7.6.1.32 LDO\_STAT LDO\_STAT is shown in Table 39, Address: 0x1F ## Figure 60. LDO\_STAT Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|---------|---------------|-----------|-----------|---------|---------------|-----------| | LDO1_STAT | LDO1_PG | Reserved - do | LDO1_ILIM | LDO0_STAT | LDO0_PG | Reserved - do | LDO0_ILIM | | | _STAT | not use | _STAT | | _STAT | not use | _STAT | ## Table 39. LDO\_STAT Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LDO1_STAT | R | 0 | Status bit indicating the enable and disable status of the LDO1: 0 - LDO1 regulator is disabled. 1 - LDO1 regulator is enabled. | | 6 | LDO1_PG_STAT | R | 0 | Status bit indicating the LDO1 output voltage validity (raw status): 0 - LDO1 output voltage is valid. 1 - LDO1 output voltage is invalid. | | 5 | Reserved - do not use | R | 0 | | | 4 | LDO1_ILIM<br>_STAT | R | 0 | Status bit indicating the LDO1 current limit status (raw status): 0 - LDO1 output current is below the current limit level. 1 - LDO1 output current limit is active. | | 3 | LDO0_STAT | R | 0 | Status bit indicating the enable and disable status of the LDO0: 0 - LDO0 regulator is disabled. 1 - LDO0 regulator is enabled. | | 2 | LDO0_PG_STAT | R | 0 | Status bit indicating the LDO0 output voltage validity (raw status): 0 - LDO0 output voltage is valid. 1 - LDO0 output voltage is invalid. | | 1 | Reserved - do not use | R | 0 | | | 0 | LDO0_ILIM<br>_STAT | R | 0 | Status bit indicating the LDO0 current limit status (raw status): 0 - LDO0 output current is below the current limit level. 1 - LDO0 output current limit is active. | ## 7.6.1.33 TOP\_MASK\_1 TOP\_MASK\_1 is shown in Table 40, Address: 0x20 ## Figure 61. TOP\_MASK\_1 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------------|---------|-----------------|-------------------|-----------------------|--------------------|-----------------------|-----------------------| | PGOOD_INT<br>MASK | Reserve | ed - do not use | SYNC_CLK<br>_MASK | Reserved - do not use | TDIE_WARN<br>_MASK | Reserved - do not use | I_LOAD_<br>READY_MASK | ## Table 40. TOP\_MASK\_1 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PGOOD_INT<br>_MASK | R/W | Х | Masking for Power-Good interrupt (PGOOD_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the PGOOD_STAT status bit in the TOP_STAT register. | | 6:5 | Reserved - do not use | R/W | 00 | | | 4 | SYNC_CLK<br>_MASK | R/W | Х | Masking for the external clock detection interrupt (SYNC_CLK_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the SYNC_CLK_STAT status bit in the TOP_STAT register. | | 3 | Reserved - do not use | R/W | 0 | | SNVSBK2-SEPTEMBER 2019 www.ti.com ## Table 40. TOP\_MASK\_1 Register Field Descriptions (continued) | Bits | Field | Туре | Default | Description | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TDIE_WARN<br>_MASK | R/W | X | Masking for the thermal warning interrupt (TDIE_WARN_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the TDIE_WARN_STAT status bit in the TOP_STAT register. | | 1 | Reserved - do not use | R/W | 0 | | | 0 | I_MEAS<br>_MASK | R/W | Х | Masking for the load current measurement ready interrupt (MEAS_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. | #### 7.6.1.34 TOP\_MASK\_2 TOP\_MASK\_2 is shown in Table 41, Address: 0x21 ## Figure 62. TOP\_MASK\_2 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|--------------------|-----|----|----|-------------------| | | | R | eserved - do not u | ise | | | RESET_REG<br>MASK | ## Table 41. TOP\_MASK\_2 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|-----------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved - do not use | R/W | 000 0000 | | | 0 | RESET_REG<br>_MASK | R/W | Х | Masking for register reset interrupt (RESET_REG_INT in INT_TOP_2 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This change of this bit by I <sup>2</sup> C writing has no effect because it will be read from OTP memory during reset. | ## 7.6.1.35 BUCK\_MASK BUCK\_MASK is shown in Table 42, Address: 0x22 ## Figure 63. BUCK\_MASK Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------------|-------------------|-----------------------|---------------------|--------------------|--------------------|-----------------------|--------------------| | BUCK1_PGF<br>_MASK | BUCK1_PGR<br>MASK | Reserved - do not use | BUCK1_ILIM<br>_MASK | BUCK0_PGF<br>_MASK | BUCK0_PGR<br>_MASK | Reserved - do not use | BUCK0_ILIM<br>MASK | ## Table 42. BUCK\_MASK Register Field Descriptions | Bits | Field | Type | Default | Description | | | | |------|-----------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | BUCK1_PGF_MAS<br>K | R/W | X | Masking of the Power Good invalid detection for the Buck1 power good interrupt (BUCK1_PG_INT in INT_BUCK register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the BUCK1_PG_STAT status bit in the BUCK_STAT register. | | | | | 6 | BUCK1_PGR_MAS<br>K | R/W | X | Masking of the Power Good valid detection for the Buck1 Power Good interrupt (BUCK1_PG_INT in INT_BUCK register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the BUCK1_PG_STAT status bit in the BUCK_STAT register. | | | | | 5 | Reserved - do not use | R | 0 | | | | | | 4 | BUCK1_ILIM<br>_MASK | R/W | Х | Masking for the Buck1 current limit detection interrupt (BUCK1_ILIM_INT in INT_BUCK register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the BUCK1_ILIM_STAT status bit in the BUCK_STAT register. | | | | # Table 42. BUCK\_MASK Register Field Descriptions (continued) | Bits | Field | Type | Default | Description | | | |------|-----------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 3 | BUCK0_PGF_MAS<br>K | R/W | Х | Masking of the Power Good invalid detection for the Buck0 power good interrupt (BUCK0_PG_INT in INT_BUCK register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect BUCK0_PG_STAT status bit in BUCK_STAT register. | | | | 2 | BUCK0_PGR_MAS<br>K | R/W | X | Masking of the Power Good valid detection for the Buck0 power good interrupt (BUCK0_PG_INT in INT_BUCK register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the BUCK0_PG_STAT status bit in the BUCK_STAT register. | | | | 1 | Reserved - do not use | R | 0 | | | | | 0 | BUCKO_ILIM<br>_MASK | R/W | X | Masking for the Buck0 current limit detection interrupt (BUCK0_ILIM_INT in INT_BUCK register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the BUCK0_ILIM_STAT status bit in the BUCK_STAT register. | | | ## 7.6.1.36 LDO\_MASK LDO\_MASK is shown in Table 43, Address: 0x23 ## Figure 64. LDO\_MASK Register | | D6 D5 | ٥. | D3 | D2 | וט | D0 | |------------------|----------------------------------------|-------------------|------------------|------------------|---------------------|-------------------| | | LDO1_PGR Reserved - do | LDO1_ILIM | LDO0_PGF | LDO0_PGR | Reserved - do | LDO0_ILIM<br>MASK | | LDO1_PGF<br>MASK | LDO1_PGR Reserved - do<br>MASK not use | LDO1_ILIM<br>MASK | LDO0_PGF<br>MASK | LDO0_PGR<br>MASK | Reserved<br>not use | | ## Table 43. LDO\_MASK Register Field Descriptions | Bits | Field | Type | Default | t Description | | | | | |------|-----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | LDO1_PGF_MASK | R/W | Х | Masking of the Power Good invalid detection for the LDO1 power good interrupt (LDO1_PG_INT in INT_LDO register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the LDO1_PG_STAT status bit in the LDO_STAT register. | | | | | | 6 | LDO1_PGR_MASK | R/W | X | Masking of the Power Good valid detection for the LDO1 power good interrupt (LDO1_PG_INT in INT_LDO register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the LDO1_PG_STAT status bit in the LDO_STAT register. | | | | | | 5 | Reserved - do not use | R | 0 | | | | | | | 4 | LDO1_ILIM<br>_MASK | R/W | Х | Masking for the LDO1 current limit detection interrupt (LDO1_ILIM_INT in INT_LDO register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the LDO1_ILIM_STAT status bit in the LDO_STAT register. | | | | | | 3 | LDO0_PGF_MASK | R/W | Х | Masking of the Power Good invalid detection for the LDO0 power good interrupt (LDO0_PG_INT in INT_LDO register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the LDO0_PG_STAT status bit in the LDO_STAT register. | | | | | | 2 | LDO0_PGR_MASK | R/W | X | Masking of Power Good valid detection for the LDO0 power good interrupt (LDO0_PG_INT in INT_LDO register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the LDO0_PG_STAT status bit in the LDO_STAT register. | | | | | | 1 | Reserved - do not use | R | 0 | | | | | | SNVSBK2-SEPTEMBER 2019 www.ti.com ## Table 43. LDO\_MASK Register Field Descriptions (continued) | Bits | Field | Туре | Default | Description | |------|--------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | LDOO_ILIM<br>_MASK | R/W | X | Masking for the LDO0 current limit detection interrupt (LDO0_ILIM_INT in INT_LDO register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the LDO0_ILIM_STAT status bit in the LDO_STAT register. | ## 7.6.1.37 SEL\_I\_LOAD SEL\_I\_LOAD is shown in Table 44, Address: 0x24 ## Figure 65. SEL\_I\_LOAD Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|--------------------|----|----|----|----------------------------------| | | | Re | eserved - do not u | se | | | LOAD_CURRE<br>NT_BUCK<br>_SELECT | ## Table 44. SEL\_I\_LOAD Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|------------------------------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved - do not use | R/W | 000 0000 | | | 0 | LOAD_CURRENT_<br>BUCK_SELECT | R/W | 0 | Start the current measurement on the selected regulator: 0 - Buck0 1 - Buck1 The measurement is started when the register is written. If the selected buck is master, then the measurement result is a sum current of the master and slave buck. If the selected buck is slave, then the measurement result is a current of the selected slave buck. | #### 7.6.1.38 I\_LOAD\_2 I\_LOAD\_2 is shown in Table 45, Address: 0x25 ## Figure 66. I\_LOAD\_2 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|---------|-----------------|----|----|----|--------------------------| | | | Reserve | ed - do not use | | | | BUCK_LOAD_<br>CURRENT[8] | ## Table 45. I\_LOAD\_2 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|--------------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved - do not use | R | 000 0000 | | | 0 | BUCK_LOAD_<br>CURRENT[8] | R | 0 | This register describes the MSB bit of the average load current on the selected regulator with a resolution of 20 mA per LSB and maximum 10.22-A current. | ## 7.6.1.39 I\_LOAD\_1 I\_LOAD\_1 is shown in Table 46, Address: 0x26 Copyright © 2019, Texas Instruments Incorporated #### Figure 67. I\_LOAD\_1 Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | |----|------------------------|----|----|----|----|----|----|--|--|--| | | BUCK_LOAD_CURRENT[7:0] | | | | | | | | | | # Table 46. I\_LOAD\_1 Register Field Descriptions | Bits | Field | Туре | Default | Description | |------|----------------------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | BUCK_LOAD_<br>CURRENT[7:0] | R | 0000 0000 | This register describes 8 LSB bits of the average load current on the selected regulator with a resolution of 20 mA per LSB and maximum 10.22-A current. | # 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The LP8733xx is a power management unit including two step-down regulators, two linear regulators, and two general-purpose digital output signals. ## 8.2 Typical Applications Copyright © 2017, Texas Instruments Incorporated Figure 68. Two Single-Phase Buck Outputs Configuration Copyright © 2019, Texas Instruments Incorporated # TEXAS INSTRUMENTS #### **Typical Applications (continued)** Copyright © 2017, Texas Instruments Incorporated Figure 69. Single Dual-Phase Buck Output Configuration #### 8.2.1 Design Requirements #### 8.2.1.1 Inductor Selection The inductors $L_0$ and $L_1$ are shown in the *Typical Applications*. The inductance and DCR of the inductor affects the control loop of the buck regulator. TI recommends using inductors similar to those listed in Table 47. Pay attention to the saturation current and temperature rise current of the inductor. Check that the saturation current is higher than the peak current limit and the temperature rise current is higher than the maximum expected rms output current. The minimum effective inductance to ensure good performance is 0.22 $\mu$ H at maximum peak output current over the operating temperature range. DC resistance of the inductor must be less than 0.05 $\Omega$ for good efficiency at high-current conditions. The inductor AC loss also affects conversion efficiency. Higher Q factor at switching frequency usually gives better efficiency at light load to middle load. Shielded inductors are preferred, as they radiate less noise. **Table 47. Recommended Inductors** | MANUFACTURER | PART NUMBER | | | RATED DC CURRENT<br>I <sub>SAT</sub> maximum (typical) /<br>I <sub>TEMP</sub> maximum (typical) (A) | DCR<br>typical / maximum (mΩ) | |--------------|----------------------|---------------|---------------|-----------------------------------------------------------------------------------------------------|-------------------------------| | ТОКО | DFE252012PD-<br>R47M | 0.47 µH (20%) | 2.5 × 2 × 1.2 | 5.2 (-) / 4 (-) <sup>(1)</sup> | — / 27 | | Tayo Yuden | MDMK2020TR47M<br>MV | 0.47 µH (20%) | 2 x 2 x1.2 | 4.2 (4.8) / 2.3 (2.45) | 40 / 46 | (1) Operating temperature range is up to 125°C including self temperature rise. www.ti.com #### 8.2.1.2 Buck Input Capacitor Selection The input capacitors $C_{IN\_BUCK0}$ and $C_{IN\_BUCK1}$ are shown in the *Typical Applications*. A ceramic input bypass capacitor of 10 µF is required for each phase of the regulator. Place the input capacitor as close as possible to the VIN\_Bx pin and PGND\_Bx pin of the device. A larger value or higher voltage rating improves the input voltage filtering. Use X7R type of capacitors, not Y5V or F. Also, the DC bias characteristics capacitors must be considered. The minimum effective input capacitance to ensure good performance is 1.9 uF per buck input at maximum input voltage including tolerances, ambient temperature range, and aging (assuming at least 22 μF of additional capacitance is common for all the power input pins on the system power rail). See Table 48. The input filter capacitor supplies current to the high-side FET switch in the first half of each cycle and reduces voltage ripple imposed on the input power source. The low ESR of the ceramic capacitor provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select an input filter capacitor with sufficient ripple current rating. In addition, ferrite can be used in front of the input capacitor to reduce the EMI. Table 48. Recommended Buck Input Capacitor (X7R Dielectric) | MANUFACTURER | PART NUMBER | VALUE | CASE SIZE | DIMENSIONS L × W × H (mm) | VOLTAGE<br>RATING | |--------------|-------------------|-------------|-----------|---------------------------|-------------------| | Murata | GCM21BR71A106KE22 | 10 μF (10%) | 0805 | 2 × 1.25 × 1.25 | 10 V | #### 8.2.1.3 Buck Output Capacitor Selection The output capacitor C<sub>OUT\_BUCK0</sub> and C<sub>OUT\_BUCK1</sub> are shown in *Typical Applications*. A ceramic local output capacitor of 22 µF is required per phase. Use ceramic capacitors, X7R type; do not use Y5V or F. DC bias voltage characteristics of ceramic capacitors must be considered. The output filter capacitor smooths out current flow from the inductor to the load, which helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR and ESL to perform these functions. The minimum effective output capacitance to ensure good performance is 10 μF per phase, including the DC voltage rolloff, tolerances, aging, and temperature effects. The output voltage ripple is caused by the charging and discharging of the output capacitor and due to its R<sub>ESR</sub>. The R<sub>ESR</sub> is frequency dependent (and temperature dependent); ensure the value used for selection process is at the switching frequency of the part. See Table 49. POL capacitors C<sub>POL BUCKx</sub> can be used to improve load transient performance and to decrease the ripple voltage. A higher output capacitance improves the load step behavior, reduces the output voltage ripple, and decreases the PFM switching frequency. However, output capacitance higher than 150 µF per phase is not necessarily of any benefit. The output capacitor may be the limiting factor in the output voltage ramp, see Specifications for maximum output capacitance for different slew-rate settings. For large output capacitors, the output voltage might be slower than the programmed ramp rate at voltage transitions, because of the higher energy stored on the output capacitance. Also at start-up, the time required to charge the output capacitor to target value might be longer. At shutdown, the output voltage is discharged to a 0.6 V level using forced-PWM operation. This can increase the input voltage if the load current is small and the output capacitor is large compared to input capacitor. Below the 0.6 V level, the output capacitor is discharged by the internal discharge resistor, and with large capacitor more time is required to settle V<sub>OUT</sub> down as a consequence of the increased time constant. Table 49. Recommended Buck Output Capacitors (X7R Dielectric) | MANUFACTURER | PART NUMBER | VALUE | CASE SIZE | DIMENSIONS L × W × H (mm) | VOLTAGE RATING | |--------------|-------------------|-------------|-----------|---------------------------|----------------| | Murata | GCM31CR71A226KE02 | 22 µF (10%) | 1206 | 3.2 × 1.6 × 1.6 | 10 V | #### 8.2.1.4 LDO Input Capacitor Selection The input capacitors C<sub>IN LDO0</sub> and C<sub>IN LDO1</sub> are shown in the Table 50. A ceramic input capacitor of 2.2 μF, 6.3 V is sufficient for most applications. Place the input capacitor as close as possible to the VIN LDOx pin and AGND pin of the device. A larger value or higher voltage rating improves the input voltage filtering. Use X7R type of capacitors, not Y5V or F. DC bias characteristics of capacitors must be considered, the minimum effective input capacitance to ensure good performance is 0.6 µF per LDO input at maximum input voltage including tolerances, ambient temperature range, and aging. See Table 50. #### Table 50. Recommended LDO Input Capacitors (X7R Dielectric) | MANUFACTURER | PART NUMBER | VALUE | CASE SIZE | DIMENSIONS L × W × H (mm) | VOLTAGE RATING | |--------------|-------------------|--------------|-----------|-----------------------------|----------------| | Murata | GCM188R70J225KE22 | 2.2 µF (10%) | 0603 | $1.6 \times 0.8 \times 0.8$ | 6.3 V | | Murata | GCM21BR71C475KA73 | 4.7 µF (10%) | 0805 | 2 × 1.25 × 1.25 | 16 V | #### 8.2.1.5 LDO Output Capacitor Selection The output capacitors $C_{OUT\_LDO0}$ and $C_{OUT\_LDO1}$ are shown in the Typical Applications. A ceramic output capacitor of minimum 1.0 $\mu F$ is required. Place the output capacitor as close to the VOUT\_LDOx pin and AGND pin of the device as possible. Use X7R type of capacitors, not Y5V or F. DC bias characteristics of capacitors must be considered, the minimum effective output capacitance to ensure good performance is 0.4 $\mu F$ per LDO input at maximum input voltage including tolerances, ambient temperature range, and aging. See Table 51. The output capacitance must be smaller than the input capacitance to ensure the stability of the LDO. With a 1- $\mu$ F output capacitor, TI recommends using at least a 2.2- $\mu$ F input capacitor; with a 2.2- $\mu$ F output capacitor at least 4.7- $\mu$ F input capacitance. The VANA input is used to supply analog and digital circuits in the device. See Table 52 for recommended components from for VANA input supply filtering. Table 51. Recommended LDO Output Capacitors (X7R Dielectric) | MANUFACTURER | PART NUMBER | PART NUMBER VALUE CASE SIZE | | DIMENSIONS L × W × H (mm) | VOLTAGE RATING | |--------------|-------------------|-----------------------------|------|-----------------------------|----------------| | Murata | GCM188R71C105KA64 | 1 µF (10%) | 0603 | $1.6 \times 0.8 \times 0.8$ | 16 V | | Murata | GCM188R70J225KE22 | 2.2 µF (10%) | 0603 | 1.6 × 0.8 × 0.8 | 6.3 V | #### **Table 52. Recommended Supply Filtering Components** | MANUFACTURER | PART NUMBER | VALUE CASE SIZE | | DIMENSIONS L × W × H (mm) | VOLTAGE RATING | |--------------|-------------------|-----------------|------|-----------------------------|----------------| | Murata | GCM155R71C104KA55 | 100 nF (10%) | 0402 | 1 × 0.5 × 0.5 | 16 V | | Murata | GCM188R71C104KA37 | 100 nF (10%) | 0603 | $1.6 \times 0.8 \times 0.8$ | 16 V | (2) #### 8.2.1.6 Current Limit vs. Maximum Output Current The inductor current ripple can be calculated using Equation 1 and Equation 2: $$D = \frac{V_{OUT}}{V_{IN(max)} \times \eta}$$ $$\Delta I_{L} = \frac{(V_{IN(max)} - V_{OUT}) \times D}{f_{SW} \times L}$$ (1) Example using Equation 1 and Equation 2: $$V_{IN(max)} = 5.5 \text{ V}$$ $$V_{OUT} = 1 \text{ V}$$ $$\eta = 0.75$$ $$f_{SW} = 1.8 \text{ MHz}$$ $$L = 0.38 \text{ }\mu\text{H}$$ then D = 0.242 and $\Delta I_L = 1.59 \text{ A}$ Peak current is half of the current ripple. If I<sub>LIM\_FWD\_SET\_OTP</sub> is 3 A, the minimum forward current limit would be 2.85 A when taking the -5% tolerance into account. In this case the difference between set peak current and maximum load current = 0.795 A + 0.15 A = 0.945 A. Figure 70. Current Limit vs Maximum Output Current #### 8.2.2 Detailed Design Procedure The performance of the LP8733xx device depends greatly on the care taken in designing the printed circuit board (PCB). The use of low-inductance and low serial-resistance ceramic capacitors is strongly recommended, while proper grounding is crucial. Attention must be given to decoupling the power supplies. Decoupling capacitors must be connected close to the device and between the power and ground pins to support high peak currents being drawn from system power rail during turnon of the switching MOSFETs. Keep input and output traces as short as possible, because trace inductance, resistance, and capacitance can become performance limiting items. The separate buck regulator power pins VIN Bx are not connected together internally. Connect the VIN\_Bx power connections together outside the package using power plane construction. # TEXAS INSTRUMENTS #### 8.2.3 Application Curves Measurements are done using typical application set up with connections shown in Typical Applications. Graphs may not reflect the OTP default settings. Unless otherwise specified: $V_{(VIN\_Bx)} = V_{(VIN\_LDOx)} = V_{(VANA)} = 3.7 \text{ V}$ , $V_{OUT\_Bx} = 1 \text{ V}$ , $V_{OUT\_LDOx} = 1 \text{ V}$ , $V_{A} = 25^{\circ}\text{C}$ Figure 71. Buck Efficiency in PFM/PWM and Forced PWM Mode (Single-Phase Output) Figure 72. Buck Efficiency in PFM/PWM and Forced PWM Mode (Dual-Phase Output) Figure 73. Buck Efficiency in Forced PWM Mode (Single-Phase Output) Figure 74. Buck Efficiency in Forced PWM Mode (Dual-Phase Output) www.ti.com Figure 75. Buck Efficiency in Forced PWM Mode (Single-Phase Output) Figure 76. Buck Efficiency in Forced PWM Mode (Dual-Phase Output) Figure 77. Buck Output Voltage vs Load Current in Forced PWM Mode (Single-Phase Output) Figure 78. Buck Output Voltage vs Load Current in Forced PWM Mode (Dual-Phase Output) Figure 80. Buck Output Voltage vs Load Current in PFM/PWM Mode (Dual-Phase Output) Copyright © 2019, Texas Instruments Incorporated SNVSBK2 – SEPTEMBER 2019 www.ti.com www.ti.com Figure 99. Buck Transient From 1-Phase to 2-Phase Operation (Dual-Phase Output) Figure 100. Buck Transient From 2-Phase to 1-Phase Operation (Dual-Phase Output) Figure 101. Buck Transient Load Step Response, AUTO Mode (Single-Phase Output) $I_{OUT} = 0.1 \text{ A} \rightarrow 4 \text{ A}$ $T_R = T_F = 400 \text{ ns}$ $\rightarrow 0.1 \text{ A}$ Figure 102. Buck Transient Load Step Response, AUTO Mode (Dual-Phase Output) Figure 103. Buck Transient Load Step Response, Forced PWM Mode (Single-Phase Output) Figure 104. Buck Transient Load Step Response, Forced PWM Mode (Dual-Phase Output) Copyright © 2019, Texas Instruments Incorporated ## 9 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.8 V and 5.5 V. The VANA input and VIN\_Bx buck inputs must be connected together, and they must use the same input supply. This input supply must be well regulated and able to withstand maximum input current and maintain stable voltage without voltage drop even at load transition condition. The resistance of the input supply rail must be low enough that the input current transient does not cause too high a drop in the LP8733xx supply voltage that can cause false UVLO fault triggering. If the input supply is located more than a few inches from the LP8733xx, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. The VIN\_LDOx LDO input supply voltage range is 2.5 V to 5.5 V and can be higher or lower than VANA supply voltage. #### 10 Layout ## 10.1 Layout Guidelines The high frequency and large switching currents of the LP8733xx make the choice of layout important. Good power supply results only occur when care is given to proper design and layout. Layout affects noise pickup and generation and can cause a good design to perform with less-than-expected results. With a range of output currents from milliamps to several amps, good power supply layout is much more difficult than most general PCB design. Use the following steps as a reference to ensure the device is stable and maintains proper voltage and current regulation across its intended operating voltage and current range. - 1. Place C<sub>IN</sub> as close as possible to the VIN\_Bx pin and the PGND\_Bx pin. Route the V<sub>IN</sub> trace wide and thick to avoid IR drops. The trace between the positive node of the input capacitor and the VIN\_Bx pins of LP8733xx, as well as the trace between the negative node of the input capacitor and the power PGND\_Bx pins, must be kept as short as possible. The input capacitance provides a low-impedance voltage source for the switching converter. The inductance of the connection is the most important parameter of a local decoupling capacitor parasitic inductance on these traces must be kept as small as possible for proper device operation. The parasitic inductance can be reduced by using a ground plane as close as possible to the top layer by using thin dielectric layer between the top layer and the ground plane. - 2. The output filter, consisting of L and COUT, converts the switching signal at SW\_Bx to the noiseless output voltage. The output filter must be placed as close as possible to the device, keeping the switch node small for best EMI behavior. Route the traces between the output capacitors of the LP8733xx and the input capacitors of the load direct and wide to avoid losses due to the IR drop. - 3. Input for analog blocks (VANA and AGND) must be isolated from noisy signals. Connect VANA directly to a quiet system voltage node and AGND to a quiet ground point where no IR drop occurs. Place the decoupling capacitor as close as possible to the VANA pin. 76 www.ti.com ## **Layout Guidelines (continued)** - 4. If remote voltage sensing can be used for the load, connect the LP8733xx feedback pins FB\_Bx to the respective sense pins on the load capacitor. The sense lines are susceptible to noise. They must be kept away from noisy signals such as PGND\_Bx, VIN\_Bx, and SW\_Bx, as well as high bandwidth signals such as the I²C. Avoid both capacitive and inductive coupling by keeping the sense lines short and direct, and close to each other. Run the lines in a quiet layer. Isolate them from noisy signals by a voltage or ground plane if possible. If series resistors are used for load current measurement, place them after connection of the voltage feedback. - 5. PGND\_Bx, VIN\_Bx and SW\_Bx must be routed on thick layers. They must not surround inner signal layers which are not able to withstand interference from noisy PGND\_Bx, VIN\_Bx and SW\_Bx. - 6. LDO performance (PSRR, noise, and transient response) depend on the layout of the PCB. Best performance is achieved by placing CIN and COUT as close to the LP8733xx device as practical. The ground connections for CIN and COUT must be back to the LP8733xx AGND with as wide and as short of a copper trace as is practical and with multiple vias if routing is done on other layer. Avoid connections using long trace lengths, narrow trace widths, or connection through small via. These add parasitic inductances and resistance that results in inferior performance, especially during transient conditions. Due to the small package of this converter and the overall small solution size, the thermal performance of the PCB layout is important. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component. Proper PCB layout, focusing on thermal performance, results in lower die temperatures. Wide power traces can sink dissipated heat. This can be improved further on multi-layer PCB designs with vias to different planes. This results in reduced junction-to-ambient ( $R_{\theta JA}$ ) and junction-to-board ( $R_{\theta JB}$ ) thermal resistances, thereby reducing the device junction temperature, $T_J$ . TI strongly recommends performance of a careful system-level 2D or full 3D dynamic thermal analysis at the beginning product design process by using a thermal modeling analysis software. # TEXAS INSTRUMENTS ## 10.2 Layout Example Figure 119. LP8733xx Board Layout In dual-phase buck configuration, short VOUT0 and VOUT1 together. ## 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 Community Resources TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE OPTION ADDENDUM 27-Sep-2019 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | LP873347RHDR | PREVIEW | VQFN | RHD | 28 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-2-260C-1 YEAR | -40 to 125 | LP8733<br>47 | | | LP873347RHDT | PREVIEW | VQFN | RHD | 28 | 250 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-2-260C-1 YEAR | -40 to 125 | LP8733<br>47 | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 27-Sep-2019 #### **OTHER QUALIFIED VERSIONS OF LP8733:** Automotive: LP8733-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated