SN65HVD82 ZHCSAC4A - OCTOBER 2012-REVISED JULY 2015 ## SN65HVD82 稳健耐用型 RS-485 收发器 ### 特性 - 总线 I/O 保护 - ±16kV 人体模型 (HBM) 保护 - ±12kV IEC 61000-4-2 接触放电 - +4kV IEC61000-4-4 快速瞬态突发 - 工业温度范围: -40°C 至 85°C - 用于噪声抑制的较大接收器滞后(典型值为 60mV) - 低功耗 - <1µA 待机电流 - <1mA 静态电流 - 信号传输速率经优化高达 250kbps ### 2 应用 - 电表 - 楼宇自动化 - 工业网络 - 安全电子器件 ### 3 说明 该器件兼具驱动器和接收器功能, 稳健耐用, 可满足特 定工业 应用中的严格要求。这些总线引脚可耐受 ESD 事件,并且具备符合人体模型、气隙放电和接触放电规 范的高水平保护。 该器件将差分驱动器与差分接收器相结合, 共同由单个 5V 电源供电。驱动器差分输出和接收器差分输入在内 部连接,构成一个适用于半双工(两线制总线)通信的 总线端口。该器件 具有 宽共模电压范围, 因此适用于 长线缆上的 多点 应用。该器件的额定温度范围介于 -40°C 和 85°C 之间。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |-----------|----------|-----------------| | SN65HVD82 | SOIC (8) | 4.90mm x 3.91mm | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 | 日求 | | | | |----|---|-----|-------------------------| | | | | | | | | 8.3 | Feature Description | | | | 8.4 | Device Functional Modes | | | 9 | App | lication and Implement | | ı | | 9.1 | Application Information | | | | | | | 1 | 特性 | | | |---|------|---------------------------------------|---| | 2 | | | | | 3 | | | | | 4 | | ····································· | | | 5 | | Configuration and Functions | | | 6 | | cifications | | | | 6.1 | Absolute Maximum Ratings | | | | 6.2 | ESD Ratings | | | | | Recommended Operating Conditions | | | | | Thermal Information | | | | 6.5 | Electrical Characteristics | į | | | 6.6 | Switching Characteristics | 6 | | | 6.7 | Typical Characteristics | 6 | | 7 | Para | ameter Measurement Information | | | 8 | Deta | ailed Description1 | ( | | | | Overview 1 | | | | 8.2 | Functional Block Diagram | ( | | | | | | | | 8.4 | Device Functional Modes | 4 | |----|------|-----------------------------|----| | | | Device Functional wodes | 1 | | 9 | Appl | lication and Implementation | 1 | | | 9.1 | Application Information | 1 | | | 9.2 | Typical Application | 1 | | 10 | Pow | ver Supply Recommendations | 20 | | 11 | Lay | out | 2 | | | - | Layout Guidelines | | | | 11.2 | Layout Example | 2 | | 12 | 器件 | 和文档支持 | 2 | | | 12.1 | 器件支持 | 2 | | | 12.2 | 社区资源 | 2 | | | 12.3 | 商标 | 2 | | | 12.4 | 静电放电警告 | 2 | | | 12.5 | Glossary | 2 | | 13 | 机械 | 、封装和可订购信息 | 2 | ## 4 修订历史记录 ## Changes from Original (October 2012) to Revision A Page $\neg$ ## 5 Pin Configuration and Functions #### **Pin Functions** | P | PIN | | DECODITION | | |-----------------|-----|---------------------|------------------------------------------------------|--| | NAME | NO. | TYPE | DESCRIPTION | | | А | 6 | Bus input/output | Driver output or receiver input (complementary to B) | | | В | 7 | Bus input/output | Driver output or receiver input (complementary to A) | | | D | 4 | Digital input | Driver data input | | | DE | 3 | Digital input | Driver enable, active high | | | GND | 5 | Reference potential | Local device ground | | | R | 1 | Digital output | Receive data output | | | RE | 2 | Digital input | Receiver enable, active low | | | V <sub>CC</sub> | 8 | Supply | 4.5-V to 5.5-V supply | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------|------------|---------------|------| | $V_{CC}$ | Supply voltage | -0.5 | 7 | V | | | Voltage range at A or B Inputs | -18 | 18 | V | | | Input voltage range at any logic pin | -0.3 | 5.7 | V | | | Voltage input range, transient pulse, A and B, through 100Ω | -100 | 100 | V | | | Receiver output current | -24 | 24 | mA | | $T_{J}$ | Junction temperature | | 170 | ô | | | Continuous total power dissipation | See Therma | I Information | | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-----------------------|--------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | | ±4000 | | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | | ±1500 | | | V | Electrostatic | Machine model (MM), JEDEC Standard 22 | | ±400 | \/ | | V <sub>(ESD)</sub> | discharge | IEC 61000-4-2 ESD (Contact Discharge) | Bus terminals and GND | ±12000 | V | | | | IEC 60749-26 ESD (Human Body Model) | | ±16000 | | | | | IEC 61000-4-4 EMC (Fast Transient Burst Immunity) | Bus terminals and GND | ±4000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |-------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----------------|------| | $V_{CC}$ | Supply voltage | 4.5 | 5 | 5.5 | V | | $V_{I}$ | Input voltage at any bus terminal (separately or common mode) <sup>(1)</sup> | -7 | | 12 | V | | $V_{IH}$ | High-level input voltage (D, DE and RE inputs) | 2 | | V <sub>CC</sub> | V | | $V_{IL}$ | Low-level input voltage (D, DE and RE inputs) | 0 | | 0.8 | V | | $V_{ID}$ | Differential input voltage (A and B inputs) | -12 | | 12 | V | | | Output current, Driver | -60 | | 60 | mA | | IO | Output current, Receiver | -8 | | 8 | mA | | $R_{L}$ | Differential load resistance | 54 | 60 | | Ω | | $C_L$ | Differential load capacitance | | 50 | | pF | | 1/t <sub>UI</sub> | Signaling rate | | | 250 | kbps | | T <sub>A</sub> | Operating free-air temperature (see <i>Application and Implementation</i> section for thermal information) | -40 | | 85 | °C | | TJ | Junction Temperature | -40 | | 150 | °C | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. ### 6.4 Thermal Information | | | SN65HVD82 | | |----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 116.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 60.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 57.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 13.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 56.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 6.5 Electrical Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------|---------|----------------------|-----|------| | Driver differential output voltage | | See Figure 5, $R_L$ = 60 $\Omega$ , 375 $\Omega$ on | each output to -7 V to 12 V | 1.5 | | | V | | $ V_{OD} $ | Driver differential output voltage magnitude | R <sub>L</sub> = 54 Ω (RS-485) | C Firms C | 1.5 | 2 | | V | | | magnitude | R <sub>L</sub> = 100 Ω (RS-422) | See Figure 6 | 2 | 2.5 | | V | | $\Delta V_{OD} $ | Change in magnitude of driver differential output voltage | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 6 | -0.2 | 0 | 0.2 | V | | V <sub>OC(SS)</sub> | Steady-state common-mode output voltage | Center of two 27-Ω load resistors See Figure 6 | | 1 | V <sub>CC</sub> /2 | 3 | ٧ | | ΔV <sub>OC</sub> | Change in differential driver output common-mode voltage | | | -0.2 | 0 | 0.2 | ٧ | | V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage | | | | 850 | | mV | | C <sub>OD</sub> | Differential output capacitance | | | | 8 | | pF | | V <sub>IT+</sub> | Positive-going receiver differential input voltage threshold | | | See (1) | -70 | -20 | mV | | V <sub>IT</sub> | Negative-going receiver differential input voltage threshold | | -200 | -150 | See (1) | mV | | | $V_{HYS}$ | Receiver differential input voltage threshold hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) | | | 40 | 60 | | mV | | V <sub>OH</sub> | Receiver high-level output voltage | I <sub>OH</sub> = -8 mA | | 4 | V <sub>CC</sub> -0.3 | | ٧ | | V <sub>OL</sub> | Receiver low-level output voltage | I <sub>OL</sub> = 8 mA | | | 0.2 | 0.4 | ٧ | | I <sub>I</sub> | Driver input, driver enable, and receiver enable input current | | | -2 | | 2 | μΑ | | l <sub>oz</sub> | Receiver output high-impedance current | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} \text{ at } V_{CC}$ | | -10 | | 10 | μA | | los | Driver short-circuit output current | $\mid$ I <sub>OS</sub> $\mid$ with V <sub>A</sub> or V <sub>B</sub> from –7 V to +1 | 2 V | | | 150 | mA | | | Bus input current (disabled driver) | $V_{CC} = 4.5 \text{ to } 5.5 \text{ V or } V_{CC} = 0 \text{ V},$ | V <sub>I</sub> = 12 V | | 75 | 125 | ^ | | I <sub>I</sub> | bus input current (disabled driver) | DE at 0 V | $V_1 = -7 V$ | -100 | -40 | | μΑ | | | | Driver and Receiver enabled | DE = V <sub>CC</sub> , RE=GND,<br>No load | | | 900 | | | | | Driver enabled, receiver disabled | $DE = V_{CC}$ , $RE = V_{CC}$ , $No load$ | | | 650 | | | I <sub>CC</sub> | Supply current (quiescent) | Driver disabled, receiver enabled | DE = GND, RE = GND,<br>No load | | | 650 | μΑ | | | | Driver and receiver disabled | DE = GND, D=GND,<br>RE = V <sub>CC</sub> , No load | | 0.4 | 2 | | | | Supply current (dynamic) | | See Typical Characteristics | | | | | <sup>(1)</sup> Under any specific conditions, $V_{\text{IT+}}$ is assured to be at least $V_{\text{HYS}}$ higher than $V_{\text{IT-}}$ . ## 6.6 Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST | TEST CONDITIONS | | TYP | MAX | UNIT | |-------------------------------------------|-----------------------------------------------------------|---------------------------------------|--------------------------------------------------|-----|-----|------|------| | DRIVER | | · | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Driver differential output rise/fall time | | | 400 | 700 | 1200 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay | $R_L = 54 \Omega, C_L = 50$ | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See Figure 7 | | 700 | 1000 | ns | | t <sub>SK(P)</sub> | Driver pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 25 | 200 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time | | | | 50 | 500 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time | Receiver enabled | See Figure 8 and Figure 9 | | 500 | 1000 | ns | | | Driver enable time | Receiver disabled | | | 3 | 9 | μS | | RECEIVER | | · | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Receiver output rise/fall time | C <sub>L</sub> = 15 pF, See Figure 10 | | | 18 | 30 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time | | | | 85 | 195 | ns | | t <sub>SK(P)</sub> | Receiver pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 1 | 15 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time | | | | 50 | 500 | ns | | t <sub>PZL(1)</sub> , t <sub>PZH(1)</sub> | Desciver enable time | Driver enabled, See Figure 11 | | | 20 | 130 | ns | | $t_{PZL(2)}, t_{PZH(2)}$ | Receiver enable time | Driver disabled, Se | Driver disabled, See Figure 12 | | 2 | 8 | μS | ## 6.7 Typical Characteristics #### 7 Parameter Measurement Information Input generator rate is 100 kbps, 50% duty cycle, rise and fall times less than 6 nsec, output impedance 50 $\Omega$ . Figure 5. Measurement of Driver Differential Output Voltage With Common-Mode Load Figure 6. Measurement of Driver Differential and Common-Mode Output With RS-485 Load Figure 7. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays D at 3V to test non-inverting output, D at 0V to test inverting output. Figure 8. Measurement of Driver Enable and Disable Times With Active High Output and Pull-Down Load ## **Parameter Measurement Information (continued)** D at 0V to test non-inverting output, D at 3V to test inverting output. Figure 9. Measurement of Driver Enable and Disable Times With Active Low Output and Pull-up Load Figure 10. Measurement of Receiver Output Rise and Fall Times and Propagation Delays Figure 11. Measurement of Receiver Enable/Disable Times With Driver Enabled ## **Parameter Measurement Information (continued)** Figure 12. Measurement of Receiver Enable Times With Driver Disabled ## 8 Detailed Description #### 8.1 Overview The SN65HVD82 device is a half-duplex RS-485 transceiver suitable for data transmission at rates up to 250 kbps over controlled-impedance transmission media (such as twisted-pair cabling). The device features a high level of internal transient protection, making it able to withstand up ESD strikes up to 12 kV (per IEC 61000-4-2) and EFT transients up to 4 kV (per IEC 61000-4-4) without incurring damage. Up to 256 units of SN65HVD82 may share a common RS-485 bus due to the device's low bus input currents. The device also features a low standby current consumption of 400 nA (typical). ### 8.2 Functional Block Diagram Figure 13. Logic Diagram (Positive Logic) #### 8.3 Feature Description #### 8.3.1 Receiver Failsafe The differential receiver is failsafe to invalid bus states caused by: - · open bus conditions such as a disconnected connector - · shorted bus conditions such as cable damage shorting the twisted-pair together, or - idle bus conditions that occur when no driver on the bus is actively driving In any of these cases, the differential receiver will output a failsafe logic High state so that the output of the receiver is not indeterminate. Receiver failsafe is accomplished by offsetting the receiver thresholds so that the "input indeterminate" range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a High when the differential input $V_{ID}$ is more positive than 200 mV, and must output a Low when the $V_{ID}$ is more negative than -200 mV. The receiver parameters which determine the failsafe performance are $V_{IT+}$ and $V_{IT-}$ and $V_{HYS}$ . As seen in the Electrical Characteristics table, differential signals more negative -200 mV will always cause a Low receiver output. Similarly, differential signals more positive than 200 mV will always cause a High receiver output. When the differential input signal is close to zero, it will still be above the $V_{IT+}$ threshold, and the receiver output will be High. Only when the differential input is more negative than $V_{IT-}$ will the receiver output transition to a Low state. So the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value $V_{HYS}$ (the separation between $V_{IT+}$ and $V_{IT-}$ ) as well as the value of $V_{IT+}$ . Signals which transition from positive to negative (or from negative to positive) will transition only once, ensuring no spurious bits. #### 8.3.2 Low-Power Standby Mode When both the driver and receiver are disabled (DE transitions to a low state and RE transitions to a high state) the device enters standby mode. If the enable inputs are in this state for a brief time (e.g. less than 100 ns), the device does not enter standby mode. This prevents inadvertently entering standby mode during driver/receiver enabling. Only when the enable inputs are held in this state a sufficient duration (e.g. for 300 ns or more), the device is assured to be in standby mode. In this low-power standby mode, most internal circuitry is powered down, and the steady-state supply current is typically less than 400 nA. When either the driver or the receiver is re-enabled, the internal circuitry becomes active. ## 8.4 Device Functional Modes ### **Table 1. Driver Function Table** | INPUT | ENABLE | OUTI | PUTS | | |-------|--------|------|------|------------------------------------| | D | DE | Α | В | | | Н | Н | Н | L | Actively drive bus High | | L | Н | L | Н | Actively drive bus Low | | X | L | Z | Z | Driver disabled | | X | OPEN | Z | Z | Driver disabled by default | | OPEN | Н | Н | L | Actively drive bus High by default | ### **Table 2. Receiver Function Table** | DIFFERENTIAL INPUT | ENABLE | OUTPUT | | |------------------------------|--------|--------|------------------------------| | $V_{ID} = V_A - V_B$ | RE | R | | | $V_{IT+} < V_{ID}$ | L | Н | Receive valid bus High | | $V_{IT-} < V_{ID} < V_{IT+}$ | L | ? | Indeterminate bus state | | $V_{ID} < V_{IT-}$ | L | L | Receive valid bus Low | | X | Н | Z | Receiver disabled | | X | OPEN | Z | Receiver disabled by default | | Open-circuit bus | L | Н | Fail-safe high output | | Short-circuit bus | L | Н | Fail-safe high output | | Idle (terminated) bus | L | Н | Fail-safe high output | Figure 14. Equivalent Input and Output Schematic Diagrams ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information ### 9.1.1 Device Configuration The SN65HVD82 is a half-duplex, 250-kbps, RS-485 transceiver operating from a single 5-V supply. The driver and receiver enable pins allow for the configuration of different operating modes. - a) Independent driver and receiver enable signals - b) Combined enable signals for use as directional control pin - c) Receiver always on Copyright © 2016, Texas Instruments Incorporated Figure 15. SN65HVD82 Transceiver Configurations Using independent enable lines provides the most flexible control as it allows for the driver and the receiver to be turned on and off individually. While this configuration requires two control lines, it allows for selective listening into the bus traffic, whether the driver is transmitting data or not. Combining the enable signals simplifies the interface to the controller by forming a single, direction-control signal. Thus, when the direction-control line is high, the transceiver is configured as a driver, while for a low the device operates as a receiver. Tying the receiver-enable to ground and controlling only the driver-enable input, also uses one control line only. In this configuration a node not only receives the data from the bus, but also the data it sends and thus can verify that the correct data have been transmitted. #### 9.1.2 Bus - Design An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor, $R_T$ , whose value matches the characteristic impedance, $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length. ### **Application Information (continued)** Figure 16. Typical RS-485 Network with SN65HVD82 Transceivers Common cables used are unshielded twisted pair (UTP), such as low-cost CAT-5 cable with $Z_0$ = 100 $\Omega$ , and proper RS-485 cable with $Z_0$ = 120 $\Omega$ . Line measurements have shown that making $R_T$ by up to 10% larger than $Z_0$ improves signal quality. Typical cable sizes are AWG 22 and AWG 24. The theoretical maximum bus length is assumed with 4000 ft or 1200 m, and represents the length of an AWG 24 cable whose cable resistance approaches the value of the termination resistance, thus reducing the bus signal by half or 6 dB. The theoretical maximum number of bus nodes is determined by the ratio of the RS-485 specified maximum of 32 unit loads (UL) and the actual unit load of the applied transceiver. For example, the SN65HVD82 is a 1/8 UL transceiver. Dividing 32 UL by 1/8 UL yields 256 transceivers that can be connected to one bus. #### 9.1.3 Cable-Length Versus Data Rate There is an inverse relationship between data rate and cable length. That is, the higher the data rate the shorter the cable and conversely the lower the data rate the longer the cable. While most RS-485 systems utilize data rates between 10 kbps and 100 kbps, applications such as e-metering often operate at rates of up to 250 kbps even at distances of 4000 feet and above. This is possible by allowing for small signal jitter of up to 5 or 10%. Figure 17. Cable Length vs Data Rate Characteristic ### Application Information (continued) #### 9.1.4 Stub - Length When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. The reason for this is that a stub presents a non-terminated piece of bus line which can introduce reflections if too long. As a rule of thumb the electrical length or round-trip delay of a stub should be less than one tenth of the driver's rise time, thus leading to a maximum physical stub length of: $L_{\text{Stub}} \le 0.1 \times t_r \times v \times c$ , with $t_r$ as the driver's 10/90 rise time, c as the speed of light (3 × 10<sup>8</sup> m/s or 9.8 × 10<sup>8</sup> ft/s), and c as the signal velocity of the cable (c = 78%) or trace (c = 45%) as a factor of c. Thus, for the SN65HVD82 with a minimum rise time of 400 ns the maximum *cable* stub length yields $L_{Stub} \le 0.1 \times 400 \times 10^{-9} \times 3 \times 10^{8} \times 0.78 = 9.4 \text{ m}$ or 30.6 ft. Figure 18. Stub Length #### 9.1.5 3-V to 5-V Interface Interfacing the SN65HVD82 to a 3-V controller is easy. Because the 5-V logic inputs of the transceiver accept 3-V input signals they can be directly connected to the controller I/O. The 5-V receiver output, R, however must be level-shifted via a Schottky diode and a 10-kV resistor to connect to the controller input. When R is high, the diode is reverse biased and the controller supply potential lies at the controller input. When R is low, the diode is forward biased and conducts. In this case only the diode forward voltage of 0.2 V lies at the controller input. Figure 19. 3V-5V Interface ### 9.1.6 Noise Immunity The input sensitivity of a standard RS-485 transceiver is $\pm 200$ mV. When the differential input voltage, $V_{ID}$ , is greater than $\pm 200$ mV, the receiver output turns high, for $V_{ID} \leq 200$ mV the receiver outputs low. Bus voltages in between these levels can cause the receiver output to go high, or low, or even toggle between logic states. Small bus voltages however occur every time during the bus access hand-off from one driver to the next as the low-impedance termination resistors reduce the bus voltage to zero. To prevent receiver output toggling during bus idling, and thus increasing noise immunity, external bias resistors must be applied to create a bus voltage that is greater than the input sensitivity plus any expected differential noise. ## **Application Information (continued)** Figure 20. SN65HVD82 Noise Immunity The SN65HVD82 transceiver circumvents idle-bus and differential noise issues by providing a positive input threshold of -20 mV and a typical hysteresis of 60 mV. In the case of an idle-bus condition therefore, a differential noise voltage of up to 160 mV<sub>PP</sub> can be present without causing the receiver output to change states from high to low. This increased noise immunity eliminates the need for idle-bus failsafe bias resistors and allows for long haul data transmissions in noisy environment. #### 9.1.7 Transient Protection The bus terminals of the SN65HVD82 transceiver family possess on-chip ESD protection against ±15 kV human body model (HBM) and ±12 kV IEC61000-4-2 contact discharge. As stated in the IEC 61000-4-2 standard, contact discharge is the preferred test method; although IEC air-gap testing is less repeatable than contact testing, air discharge protection levels are inferred from the contact discharge test results. The IEC-ESD test is far more severe than the HBM-ESD test. The 50% higher charge capacitance, CS, and 78% lower discharge resistance, RD of the IEC-model produce significantly higher discharge currents than the HBM-model. Figure 21. HBM and IEC-ESD Models and Currents in Comparison EFTs are usually caused by relay contact bounce or the interruption of inductive loads, while surge transients often results from lightning strikes (direct strike or induced voltages and currents due to an indirect strike), or the switching of power systems including load changes and short circuits switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems. 40 ## **Application Information (continued)** Figure 22 compares the pulse-power of the EFT and surge transients with the power caused by an IEC-ESD transient. As can be seen the tiny blue blip in the bottom left corner of the left diagram represents the power of a 10-kV ESD transient, which already dwarfs against the significantly higher EFT power spike and certainly against the 500-V surge transient. This type of transient power is well representative for factory environments in industrial and process automation. The right diagram compares the enormous power of a 6-kV surge transient, which more likely occurs in e-metering applications of power generating and power grid systems, with the aforementioned 500-V surge transient. Note that the unit of the pulse-power changes from kW to MW, thus making the power of the 500-V surge transient almost dropping off the scale. 3.0 Figure 22. Power Comparison of ESD, EFT, and Surge Transients In the case of surge transients, their long pulse duration and slowly decreasing pulse power signifies high energy content. The electrical energy of a transient that is dumped onto the transceiver's internal protections cells is converted into thermal energy, or heat that literally fries the protection cells, thus destroying the transceiver. Figure 23 showcases the large differences in transient energies for single ESD, EFT, and surge transients as well as for an EFT pulse train, commonly applied during compliance testing. ## TEXAS INSTRUMENTS ### **Application Information (continued)** Figure 23. Comparison of Transient Energies Figure 24 suggests two circuit designs providing protection against surge transients. Table 3 presents the associated bill of material. Table 3. Bill of Materials | DEVICE | FUNCTION | ORDER NUMBER | MANUFACTURER | |-----------|----------------------------------------------|--------------------|--------------| | XCVR | 3.3V, 250kbps RS-485 Transceiver | SN65HVD82D | TI | | R1,R2 | 10Ω, Pulse-Proof Thick-Film Resistor | CRCW0603010RJNEAHP | Vishay | | TVS | Bidirectional 400W Transient Suppressor | CDSOT23-SM712 | Bourns | | TBU1,TBU2 | Bidirectional. 200mA Transient Blocking Unit | TBU-CA-065-200-WH | Bourns | | MOV1,MOV2 | 200V, Metal-Oxide Varistor | MOV-10D201K | Bourns | Figure 24. Transient Protection Against ESD, EFT, and Surge Transients Both circuits are designed for 10-kV ESD and 4-kV EFT transient protection. The left however provides surge protection of ≥ 500-V transients only, while the right protection circuits can withstand 5-kV surge transients. #### 9.2 Typical Application Figure 25. Isolated Bus Node With Transient Protection #### 9.2.1 Design Requirements The following list outlines sample design requirements for the typical application example found in Figure 25 - RS-485-compliant bus interface (needs differential signal amplitude of at least 1.5 V under fully-loaded conditions essentially, maximum number of nodes connected and with dual $120-\Omega$ termination). - · Galvanic isolation of both signal and power supply lines. - Able to withstand ESD transients up to 10 kV (per IEC 61000-4-2) and EFTs up to 4 kV (per IEC 61000-4-4). - Full control of data flow on bus in order to prevent contention (for half-duplex communication). #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Isolated Bus Node Design Many RS-485 networks use isolated bus nodes to prevent the creation of unintended ground loops and their disruptive impact on signal integrity. An isolated bus node typically includes a micro controller that connects to the bus transceiver via a multi-channel, digital isolator (Figure 25). Power isolation is accomplished using the push-pull transformer driver SN6501 and a low-cost LDO, TPS76350 Signal isolation utilizes the quadruple digital isolator ISO7241. Notice that both enable inputs, EN1 and EN2, are pulled-up via 4.7-k $\Omega$ resistors to limit their input currents during transient events. While the transient protection is similar to the one in Figure 24 (left circuit), an additional high-voltage capacitor is used to divert transient energy from the floating RS-485 common further towards Protective Earth (PE) ground. This is necessary as noise transients on the bus are usually referred to Earth potential. ## **Typical Application (continued)** R<sub>VH</sub> refers to a high-voltage resistor, and in some applications even a varistor. This resistance is applied to prevent charging of the floating ground to dangerous potentials during normal operation. Occasionally varistors are used instead of resistors in order to rapidly discharge $C_{HV}$ , if it is expected that fast transients might charge $C_{HV}$ to high-potentials. Note that the PE island represents a copper island on the PCB for the provision of a short, thick Earth wire connecting this island to PE ground at the entrance of the power supply unit (PSU). In equipment designs using a chassis, the PE connection is usually provided through the chassis itself. Typically the PE conductor is tied to the chassis at one end while the high-voltage components, $C_{HV}$ and $R_{HV}$ , are connecting to the chassis at the other end. #### 9.2.3 Application Curve Figure 26. SN65GVD82 D Input (Top), Differential Output (Middle), and R Output (Bottom), 250 kbps Operation, PRBS Data Pattern ## 10 Power Supply Recommendations To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100-nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes. ## 11 Layout ### 11.1 Layout Guidelines #### 11.1.1 Design and Layout Considerations For Transient Protection On-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design. In order for your PCB design to be successful start with the design of the protection circuit in mind. - 1. Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board. - 2. Use Vcc and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance. - 3. Design the protection components into the direction of the signal path. Do not force the transients currents to divert from the signal path to reach the protection device. - Apply 100-nF to 220-nF bypass capacitors as close as possible to the Vcc-pins of transceiver, UART, controller ICs on the board. - 5. Use at least two vias for Vcc and ground connections of bypass capacitors and protection devices to minimize effective via-inductance. - 6. Use $1-k\Omega$ to $10-k\Omega$ pullup or pulldown resistors for enable lines to limit noise currents in theses lines during transient events. - 7. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up. - 8. While pure TVS protection is sufficient for surge transients up to 1kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to some 200 mA. #### 11.2 Layout Example Figure 27. SN65HVD82 Layout Example ## 12 器件和文档支持 #### 12.1 器件支持 #### 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 12.2 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 ## PACKAGE OPTION ADDENDUM 20-Dec-2016 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | SN65HVD82D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HVD82 | Samples | | SN65HVD82DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HVD82 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## **PACKAGE OPTION ADDENDUM** 20-Dec-2016 | no event shall TI's liability arising out | of such information exceed the total purchase p | ice of the TI part(s) at issue in this docume | ent sold by TI to Customer on an annual basis. | |-------------------------------------------|-------------------------------------------------|-----------------------------------------------|------------------------------------------------| |-------------------------------------------|-------------------------------------------------|-----------------------------------------------|------------------------------------------------| ## PACKAGE MATERIALS INFORMATION www.ti.com 20-Dec-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65HVD82DR | SOIC | D | 8 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Dec-2016 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | SN65HVD82DR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | ## D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司